prof-naresh-grover-publication-details-final

Page 1

Prominent Publication 1. “FPGA based Digital System Design-Issues and Challenges” Naresh Grover, M.K. Soni MR International Journal of Engineering & Technology Vol. 2 June 2010 1-12. 2. “Reduction of Power Consumption in FPGAs - An Overview” Naresh Grover, M.K. Soni I.J. Information Engineering and Electronic Business, MECS, 2012, 5, 50-69. 3. “Design of FPGA based 32-bit Floating Point Arithmetic Unit and verification of its VHDL code using MATLAB” Naresh Grover, M.K. Soni I.J. Information Engineering and Electronic Business, MECS, 2014, 1, 1-14. 4. “Simulation and Optimization of VHDL code for FPGA-Based Design using Simulink” Naresh Grover, M.K. Soni I.J. Information Engineering and Electronic Business, MECS, 2014, 3, 22-27. 5. “A New Optimization Approach Using Smoothed Images Based on ACO for Medical Image Registration” Sunanda Gupta, Naresh Grover, Zaheeruddin I.J. Information Engineering and Electronic Business, MECS, 2016, 2, 30-36. 6. “A Robust Approach for R-Peak Detection” Amana Yadav, Naresh Grover I.J. Information Engineering and Electronic Business, MECS, 2017, 6, 43-50. 7. ‘A Novel Approach for Intensity Based Non- rigid Image Registration Using Powell's Algorithm’. Sunanda Gupta, Naresh Grover, Zaheerudin. Int. J. Biomedical Engineering and Technology, United Kingdom Vol. 24, No. 2, pp.103–120, 2017. Scopus indexed. 8. “Novel Design of 32-bit Asynchronous (RISC) Microprocessor & its Implementation on FPGA” Archana Rani, Naresh Grover I.J. Information Engineering and Electronic Business, MECS, 2018, 1, 39-47 9. “A REVIEW OF AHB PROTOCOLS WITH MEMORY CONTROLLER” Hitanshu Saluja, Naresh Grover International Journal of Pure and Applied Mathematics, Volume 114 No. 10 2017, 349-361 10. “An Area Efficient AHB Master Designing using VHDL” Hitanshu Saluja, Naresh Grover Proceedings of the 12th INDIACom; INDIACom-2018; IEEE Conference ID: 42835 2018 5th International Conference on “Computing for Sustainable Global Development”, 14th 16th March, 2018 at Bharati Vidyapeeth's Institute of Computer Applications and Management (BVICAM), New Delhi (INDIA) 11. “A Study and Comparative Analysis of Power Exhausting Attack” Jaya Kaushik, Naresh Grover, International Research Journal of Computer Science (IRJCS), 2017 Vol.04/Issue11/SPCS10084, Pg. 31-36 12. “An enhanced FPGA Based design of microprocessor and its implementation using VIVADO and ISIM” Archana Rani, Naresh Grover Bulletin of Electrical Engineering and Informatics-IAES, 2018, Vol.7, No.2, Pg. 199-208. 13. “Design and Implementation of control Unit-ALU of 32 Bit Asynchronous Microprocessor based on FPGA” Archana Rani, Naresh Grover International Journal of Engineering and Management (IJEM), 2018, ISSN:2305-3631 (Print), PP.12-22. 14. “Synthesis & Optimization of Asynchronous Processor using Xilinx ISE & Vivado” Archana Rani, Naresh Grover, IJCESR, 2017, Vol.-IV, Issues-XI (UGC approved)


15. “An Initiative towards Asynchronous Microprocessor design & its Implementation using VIVADO and ISE” Archana Rani, Naresh Grover, ICN:31, 2017, Pg. 817 (Conference, IIT Roorkee) 16. “VHDL Design and Implementation of Control Unit of Asynchronous Microprocessor & study of Optimization” Archana Rani, Naresh Grover, IEEE-NANOFIM, 2017, , Pg. 211215 (Conference, GBU) 17. “FPGA Based Design of Digital Circuits & Its Logic Optimization” Archana Rani, Naresh Grover, Intelligent System and Soft Computing, 2017, Pg.123-129 (Conference-MRIU) 18. “Area and Power optimization of 32 bit asynchronous processor using XST & VIVADO” Archana Rani, Naresh Grover I.J. Information Engineering and Electronic Business, MECS (Accepted), Google Scholar, H5 Index-14, H5 Median-25 19. “A novel approach for asynchronous microprocessor design and its implementation on FPGA” Archana Rani, Naresh Grover Bulletin of Electrical Engineering and InformaticsIAES (Accepted), Scopus Elsevier, Google Scholar, EBSCO 20. “A Secure Method against Power Exhausting Attack in WSN” Jaya Kaushik, Naresh Grover, International Journal of Science and Research (IJSR), ISSN (Online): 23197064 Index Copernicus Value (2016): 79.57, Impact Factor (2017): 7.296, Volume 7 Issue 7, July 2018 21. “An Area Efficient AHB Slave Designing Using VHDL” Hitanshu Saluja, Naresh Grover, International Journal of Engineering Sciences & Research Technology, ISSN: 2277-9655 [IDSTM-18], Impact Factor: 5.164


Turn static files into dynamic content formats.

Create a flipbook
Issuu converts static files into: digital portfolios, online yearbooks, online catalogs, digital photo albums and more. Sign up and create your flipbook.