Manual de serviço tv olled lg 5ea8800 uc chassis ea34d

Page 1

Internal Use Only North/Latin America Europe/Africa Asia/Oceania

http://aic.lgservice.com http://eic.lgservice.com http://biz.lgservice.com

OLED TV SERVICE MANUAL CHASSIS : EA34D

MODEL : 55EA8800

55EA8800-UC

CAUTION

BEFORE SERVICING THE CHASSIS, READ THE SAFETY PRECAUTIONS IN THIS MANUAL.

P/NO : MFL67840105(1312-REV00)

Printed in Korea


CONTENTS

CONTENTS . ............................................................................................. 2 PRODUCT SAFETY ................................................................................. 3 SPECIFICATION........................................................................................ 4 ADJUSTMENT INSTRUCTION............................................................... 11 EXPLODED VIEW .................................................................................. 23 SCHEMATIC CIRCUIT DIAGRAM ..............................................................

Copyright © LG Electronics. Inc. All rights reserved. Only for training and service purposes

-2-

LGE Internal Use Only


SAFETY PRECAUTIONS IMPORTANT SAFETY NOTICE Many electrical and mechanical parts in this chassis have special safety-related characteristics. These parts are identified by in the Schematic Diagram and Exploded View. It is essential that these special safety parts should be replaced with the same components as recommended in this manual to prevent Shock, Fire, or other Hazards. Do not modify the original design without permission of manufacturer.

General Guidance

Leakage Current Hot Check (See below Figure) Plug the AC cord directly into the AC outlet.

An isolation Transformer should always be used during the servicing of a receiver whose chassis is not isolated from the AC power line. Use a transformer of adequate power rating as this protects the technician from accidents resulting in personal injury from electrical shocks. It will also protect the receiver and it's components from being damaged by accidental shorts of the circuitry that may be inadvertently introduced during the service operation. If any fuse (or Fusible Resistor) in this TV receiver is blown, replace it with the specified. When replacing a high wattage resistor (Oxide Metal Film Resistor, over 1 W), keep the resistor 10 mm away from PCB. Keep wires away from high voltage or high temperature parts.

Do not use a line Isolation Transformer during this check. Connect 1.5 K / 10 watt resistor in parallel with a 0.15 uF capacitor between a known good earth ground (Water Pipe, Conduit, etc.) and the exposed metallic parts. Measure the AC voltage across the resistor using AC voltmeter with 1000 ohms/volt or more sensitivity. Reverse plug the AC cord into the AC outlet and repeat AC voltage measurements for each exposed metallic part. Any voltage measured must not exceed 0.75 volt RMS which is corresponds to 0.5 mA. In case any measurement is out of the limits specified, there is possibility of shock hazard and the set must be checked and repaired before it is returned to the customer.

Leakage Current Hot Check circuit

Before returning the receiver to the customer, always perform an AC leakage current check on the exposed metallic parts of the cabinet, such as antennas, terminals, etc., to be sure the set is safe to operate without damage of electrical shock.

Leakage Current Cold Check(Antenna Cold Check)

With the instrument AC plug removed from AC source, connect an electrical jumper across the two AC plug prongs. Place the AC switch in the on position, connect one lead of ohm-meter to the AC plug prongs tied together and touch other ohm-meter lead in turn to each exposed metallic parts such as antenna terminals, phone jacks, etc. If the exposed metallic part has a return path to the chassis, the measured resistance should be between 1 MΊ and 5.2 MΊ. When the exposed metal has no return path to the chassis the reading must be infinite. An other abnormality exists that must be corrected before the receiver is returned to the customer.

Copyright Š LG Electronics. Inc. All rights reserved. Only for training and service purposes

-3-

LGE Internal Use Only


SERVICING PRECAUTIONS CAUTION: Before servicing receivers covered by this service manual and its supplements and addenda, read and follow the SAFETY PRECAUTIONS on page 3 of this publication. NOTE: If unforeseen circumstances create conflict between the following servicing precautions and any of the safety precautions on page 3 of this publication, always follow the safety precautions. Remember: Safety First. General Servicing Precautions 1. Always unplug the receiver AC power cord from the AC power source before; a. Removing or reinstalling any component, circuit board module or any other receiver assembly. b. Disconnecting or reconnecting any receiver electrical plug or other electrical connection. c. Connecting a test substitute in parallel with an electrolytic capacitor in the receiver. CAUTION: A wrong part substitution or incorrect polarity installation of electrolytic capacitors may result in an explosion hazard. 2. Test high voltage only by measuring it with an appropriate high voltage meter or other voltage measuring device (DVM, FETVOM, etc) equipped with a suitable high voltage probe. Do not test high voltage by "drawing an arc". 3. Do not spray chemicals on or near this receiver or any of its assemblies. 4. Unless specified otherwise in this service manual, clean electrical contacts only by applying the following mixture to the contacts with a pipe cleaner, cotton-tipped stick or comparable non-abrasive applicator; 10 % (by volume) Acetone and 90 % (by volume) isopropyl alcohol (90 % - 99 % strength) CAUTION: This is a flammable mixture. Unless specified otherwise in this service manual, lubrication of contacts in not required. 5. Do not defeat any plug/socket B+ voltage interlocks with which receivers covered by this service manual might be equipped. 6. Do not apply AC power to this instrument and/or any of its electrical assemblies unless all solid-state device heat sinks are correctly installed. 7. Always connect the test receiver ground lead to the receiver chassis ground before connecting the test receiver positive lead. Always remove the test receiver ground lead last. 8. Use with this receiver only the test fixtures specified in this service manual. CAUTION: Do not connect the test fixture ground strap to any heat sink in this receiver. Electrostatically Sensitive (ES) Devices Some semiconductor (solid-state) devices can be damaged easily by static electricity. Such components commonly are called Electrostatically Sensitive (ES) Devices. Examples of typical ES devices are integrated circuits and some field-effect transistors and semiconductor “chip” components. The following techniques should be used to help reduce the incidence of component damage caused by static by static electricity. 1. Immediately before handling any semiconductor component or semiconductor-equipped assembly, drain off any electrostatic charge on your body by touching a known earth ground. Alternatively, obtain and wear a commercially available discharging wrist strap device, which should be removed to prevent potential shock reasons prior to applying power to the unit under test.

Copyright © LG Electronics. Inc. All rights reserved. Only for training and service purposes

2. After removing an electrical assembly equipped with ES devices, place the assembly on a conductive surface such as aluminum foil, to prevent electrostatic charge buildup or exposure of the assembly. 3. Use only a grounded-tip soldering iron to solder or unsolder ES devices. 4. Use only an anti-static type solder removal device. Some solder removal devices not classified as “anti-static” can generate electrical charges sufficient to damage ES devices. 5. Do not use freon-propelled chemicals. These can generate electrical charges sufficient to damage ES devices. 6. Do not remove a replacement ES device from its protective package until immediately before you are ready to install it. (Most replacement ES devices are packaged with leads electrically shorted together by conductive foam, aluminum foil or comparable conductive material). 7. Immediately before removing the protective material from the leads of a replacement ES device, touch the protective material to the chassis or circuit assembly into which the device will be installed. CAUTION: Be sure no power is applied to the chassis or circuit, and observe all other safety precautions. 8. Minimize bodily motions when handling unpackaged replacement ES devices. (Otherwise harmless motion such as the brushing together of your clothes fabric or the lifting of your foot from a carpeted floor can generate static electricity sufficient to damage an ES device.) General Soldering Guidelines 1. Use a grounded-tip, low-wattage soldering iron and appropriate tip size and shape that will maintain tip temperature within the range or 500 °F to 600 °F. 2. Use an appropriate gauge of RMA resin-core solder composed of 60 parts tin/40 parts lead. 3. Keep the soldering iron tip clean and well tinned. 4. Thoroughly clean the surfaces to be soldered. Use a mall wirebristle (0.5 inch, or 1.25 cm) brush with a metal handle. Do not use freon-propelled spray-on cleaners. 5. Use the following unsoldering technique a. Allow the soldering iron tip to reach normal temperature. (500 °F to 600 °F) b. Heat the component lead until the solder melts. c. Quickly draw the melted solder with an anti-static, suctiontype solder removal device or with solder braid. CAUTION: Work quickly to avoid overheating the circuit board printed foil. 6. Use the following soldering technique. a. Allow the soldering iron tip to reach a normal temperature (500 °F to 600 °F) b. First, hold the soldering iron tip and solder the strand against the component lead until the solder melts. c. Quickly move the soldering iron tip to the junction of the component lead and the printed circuit foil, and hold it there only until the solder flows onto and around both the component lead and the foil. CAUTION: Work quickly to avoid overheating the circuit board printed foil. d. Closely inspect the solder area and remove any excess or splashed solder with a small wire-bristle brush.

-4-

LGE Internal Use Only


IC Remove/Replacement Some chassis circuit boards have slotted holes (oblong) through which the IC leads are inserted and then bent flat against the circuit foil. When holes are the slotted type, the following technique should be used to remove and replace the IC. When working with boards using the familiar round hole, use the standard technique as outlined in paragraphs 5 and 6 above.

3. Solder the connections. CAUTION: Maintain original spacing between the replaced component and adjacent components and the circuit board to prevent excessive component temperatures. Circuit Board Foil Repair Excessive heat applied to the copper foil of any printed circuit board will weaken the adhesive that bonds the foil to the circuit board causing the foil to separate from or "lift-off" the board. The following guidelines and procedures should be followed whenever this condition is encountered.

Removal 1. Desolder and straighten each IC lead in one operation by gently prying up on the lead with the soldering iron tip as the solder melts. 2. Draw away the melted solder with an anti-static suction-type solder removal device (or with solder braid) before removing the IC. Replacement 1. Carefully insert the replacement IC in the circuit board. 2. Carefully bend each IC lead against the circuit foil pad and solder it. 3. Clean the soldered areas with a small wire-bristle brush. (It is not necessary to reapply acrylic coating to the areas).

At IC Connections To repair a defective copper pattern at IC connections use the following procedure to install a jumper wire on the copper pattern side of the circuit board. (Use this technique only on IC connections).

"Small-Signal" Discrete Transistor Removal/Replacement 1. Remove the defective transistor by clipping its leads as close as possible to the component body. 2. Bend into a "U" shape the end of each of three leads remaining on the circuit board. 3. Bend into a "U" shape the replacement transistor leads. 4. Connect the replacement transistor leads to the corresponding leads extending from the circuit board and crimp the "U" with long nose pliers to insure metal to metal contact then solder each connection. Power Output, Transistor Device Removal/Replacement 1. Heat and remove all solder from around the transistor leads. 2. Remove the heat sink mounting screw (if so equipped). 3. Carefully remove the transistor from the heat sink of the circuit board. 4. Insert new transistor in the circuit board. 5. Solder each transistor lead, and clip off excess lead. 6. Replace heat sink. Diode Removal/Replacement 1. Remove defective diode by clipping its leads as close as possible to diode body. 2. Bend the two remaining leads perpendicular y to the circuit board. 3. Observing diode polarity, wrap each lead of the new diode around the corresponding lead on the circuit board. 4. Securely crimp each connection and solder it. 5. Inspect (on the circuit board copper side) the solder joints of the two "original" leads. If they are not shiny, reheat them and if necessary, apply additional solder.

1. Carefully remove the damaged copper pattern with a sharp knife. (Remove only as much copper as absolutely necessary). 2. carefully scratch away the solder resist and acrylic coating (if used) from the end of the remaining copper pattern. 3. Bend a small "U" in one end of a small gauge jumper wire and carefully crimp it around the IC pin. Solder the IC connection. 4. Route the jumper wire along the path of the out-away copper pattern and let it overlap the previously scraped end of the good copper pattern. Solder the overlapped area and clip off any excess jumper wire. At Other Connections Use the following technique to repair the defective copper pattern at connections other than IC Pins. This technique involves the installation of a jumper wire on the component side of the circuit board. 1. Remove the defective copper pattern with a sharp knife. Remove at least 1/4 inch of copper, to ensure that a hazardous condition will not exist if the jumper wire opens. 2. Trace along the copper pattern from both sides of the pattern break and locate the nearest component that is directly connected to the affected copper pattern. 3. Connect insulated 20-gauge jumper wire from the lead of the nearest component on one side of the pattern break to the lead of the nearest component on the other side. Carefully crimp and solder the connections. CAUTION: Be sure the insulated jumper wire is dressed so the it does not touch components or sharp edges.

Fuse and Conventional Resistor Removal/Replacement 1. Clip each fuse or resistor lead at top of the circuit board hollow stake. 2. Securely crimp the leads of replacement component around notch at stake top.

Copyright Š LG Electronics. Inc. All rights reserved. Only for training and service purposes

-5-

LGE Internal Use Only


SPECIFICATION

NOTE : Specifications and others are subject to change without notice for improvement.

1. Application range

This spec sheet is applied LED TV with (LA34N) chassis

2. Test condition

Each part is tested as below without special notice. 1) Temperature : 25 ºC ± 5 ºC(77 ± 9 ºF) , CST : 40 ºC±5 ºC 2) Relative Humidity: 65 % ± 10 % 3) Power Voltage

Market

Input voltage

Frequency

USA

110~240V

50/60Hz

Remark Standard Voltage of each product is marked by models

4) Specification and performance of each parts are followed each drawing and specification by part number in accordance with BOM 5) The receiver must be operated for about 20 minutes prior to the adjustment

3. Test method

1) Performance: LGE TV test method followed 2) Demanded other specification Safety : UL, CSA, CE, IEC specification EMC: FCC, ICES, CE, IEC specification Wireless : Wireless HD Specification (Option)

4. General Specification No

Item

Specification

1

Market

1) North America

2

Broad casting System

1) ATSC / NTSC-M

3

Receiving System

1) ATSC / NTSC-M

4

Input Voltage

AC 100 - 240V ~ 60Hz

5

Available Channel

1) VHF : 02~13 2) UHF : 14~69 3) DTV : 02-69 4) CATV : 01~135 5) CADTV : 01~135

7

Aspect Ratio

16:9

8

Tuning System

FS

9

LCD Module

LC550LUD-MFP2

10

Operating Environment

1) Temp : 0 ~ 40 deg 2) Humidity : ~ 80 %

11

Storage Environment

1) Temp : -20 ~ 60 deg 2) Humidity : ~ 85 %

Copyright © LG Electronics. Inc. All rights reserved. Only for training and service purposes

Remark

LGD

-6-

LGE Internal Use Only


5. External input format 5.1. 2D mode

5.1.1. Component input (Y, CB/PB, CR/PR) No.

Resolution

H-freq(kHz)

V-freq.(kHz)

Pixel clock

Proposed

1.

720*480

15.73

60.00

13.5135

SDTV ,DVD 480I

2.

720*480

15.73

59.94

13.50

SDTV ,DVD 480I

3.

720*480

31.50

60.00

27.027

SDTV 480P

4.

720*480

31.47

59.94

27.00

SDTV 480P

5.

1280*720

45.00

60.00

74.25

HDTV 720P

6.

1280*720

44.96

59.94

74.176

HDTV 720P

7.

1920*1080

33.75

60.00

74.25

HDTV 1080I

8.

1920*1080

33.72

59.94

74.176

HDTV 1080I

9.

1920*1080

67.50

60.00

148.50

HDTV 1080P

10.

1920*1080

67.432

59.94

148.352

HDTV 1080P

11.

1920*1080

27.00

24.00

74.25

HDTV 1080P

12.

1920*1080

26.97

23.94

74.176

HDTV 1080P

13.

1920*1080

33.75

30.00

74.25

HDTV 1080P

14.

1920*1080

33.71

29.97

74.176

HDTV 1080P

5.1.2. HDMI Input 1 (PC/DTV) No.

Resolution

H-freq(kHz)

V-freq.(kHz)

Pixel clock(MHz)

HDMI-PC 1

640*350

Proposed DDC

31.468

70.09

25.17

EGA

Х

2

720*400

31.469

70.08

28.32

DOS

O

3

640*480

31.469

59.94

25.17

VESA(VGA)

O

4

800*600

37.879

60.31

40.00

VESA(SVGA)

O

5

1024*768

48.363

60.00

65.00

VESA(XGA)

O

6

1152*864

54.348

60.053

80.00

VESA

O

7

1280*1024

63.981

60.020

108.00

VESA (SXGA)

O

8

1360*768

47.712

60.015

85.50

VESA (WXGA)

O

9

1920*1080

67.5

60

148.5

WUXGA(Reduced Blanking)

O

HDMI-DTV 1

720*480

31.47

60

27.027

SDTV 480P

2

720*480

31.47

59.94

27.00

SDTV 480P

3

1280*720

45.00

60.00

74.25

HDTV 720P

4

1280*720

44.96

59.94

74.176

HDTV 720P

5

1920*1080

33.75

60.00

74.25

HDTV 1080I

6

1920*1080

33.72

59.94

74.176

HDTV 1080I

7

1920*1080

67.500

60

148.50

HDTV 1080P

8

1920*1080

67.432

59.939

148.352

HDTV 1080P

9

1920*1080

27.000

24.000

74.25

HDTV 1080P

10

1920*1080

26.97

23.976

74.176

HDTV 1080P

11

1920*1080

33.75

30.000

74.25

HDTV 1080P

12

1920*1080

33.71

29.97

74.176

HDTV 1080P

Copyright © LG Electronics. Inc. All rights reserved. Only for training and service purposes

-7-

LGE Internal Use Only


5.2. 3D Mode 5.2.1. RF Input No.

Resolution

H-freq(kHz)

V-freq.(Hz)

Pixel clock(MHz)

Proposed

Remark

1

1920*1080

45.00

60

74.25

HDTV 1080I

Side by Side, Top & Bottom

2

1280*720

45.00

60

74.25

HDTV 720P

Side by Side, Top & Bottom

5.2.2. HDMI Input 5.2.2.1. HDMI 1.3 - DTV (3D supported mode manually) No.

Resolution

H-freq(kHz)

V-freq.(Hz)

Pixel clock(MHz)

Proposed

Remark

1

1280*720p

45.00

60.00

74.25

Side by Side , Top & Bottom, Single Frame Sequential

2

1920*1080i

33.75

60.00

74.25

Side by Side, Top & Bottom

3

1920*1080p

67.50

60.00

148.50

Side by Side , Top & Bottom Checkerboard, Single Frame Sequential Row Interleaving, Column Interleaving

4

1920*1080p

27.00

24.000

74.25

Side by Side , Top & Bottom Checkerboard

5

1920*1080p

33.75

30.000

74.25

Side by Side, Top & Bottom Checkerboard

5.2.2.2. HDMI 1.3 - DTV (3D supported mode manually) No.

Resolution

H-freq(kHz)

V-freq.(Hz)

Pixel clock(MHz)

Proposed

Remark

1

1280*720p

89.91 / 90.00

59.94 / 60.00

148.35 / 148.50

Mandatory

Frame Packing,

2

1280*720p

44.96 / 45.00

59.94 / 60.00

74.18 / 74.25

Mandatory

Top & Bottom

3

1920*1080i

33.72 / 33.75

59.94 / 60.00

74.18 / 74.25

Mandatory

Side by Side (Half)

4

1920*1080p

43.94 / 54.00

23.97 / 24.00

148.35 / 148.50

Mandatory

Frame Packing,

5

1920*1080p

26.97 / 27.00

23.97 / 24.00

74.18 / 74.25

Mandatory

Top & Bottom

6

1280*720p

44.96 / 45.00

59.94 / 60.00

74.18 / 74.25

Primary

Side by Side (Half)

7

1920*1080i

67.432 / 67.50

59.94 / 60.00

148.35 / 148.50

Primary

Frame Packing

8

1920*1080p

67.43 / 67.50

59.94 / 60.00

148.35 / 148.50

Primary

Top & Bottom

9

1920*1080p

26.97 / 27.00

23.97 / 24.00

74.18 / 74.25

Primary

Side by Side (Half)

10

1920*1080p

67.432 / 67.50

29.976 / 30.00

148.35 / 148.50

Primary

Frame Packing,

11

1920*1080p

33.716 / 33.75

29.976 / 30.00

74.18 / 74.25

Primary

Top & Bottom

12

1920*1080i

33.72 / 33.75

59.94 / 60.00

74.18 / 74.25

Secondary

Top & Bottom

13

1920*1080p

67.43 / 67.50

59.94 / 60.00

148.35 / 148.50

Secondary

Side by Side (Half)

14

1920*1080p

33.716 / 33.75

29.976 / 30.00

74.18 / 74.25

Secondary

Side by Side (Half)

15

720*480p

62.938 / 63.00

59.94 / 60.00

54.00 / 54.054

Secondary (16:9)

Frame Packing,

16

720*480p

31.469 / 31.50

59.94 / 60.00

27.00 / 27.027

Secondary (16:9)

Top & Bottom

17

720*480p

31.469 / 31.50

59.94 / 60.00

27.00 / 27.027

Secondary (16:9)

Side by Side (Half)

Copyright © LG Electronics. Inc. All rights reserved. Only for training and service purposes

-8-

LGE Internal Use Only


No.

Resolution

H-freq(kHz)

V-freq.(Hz)

Pixel clock(MHz)

Proposed

Remark

18

720*480p

62.938 / 63.00

59.94 / 60.00

54.00 / 54.054

Secondary (4:3)

Frame Packing,

19

720*480p

31.469 / 31.50

59.94 / 60.00

27.00 / 27.027

Secondary (4:3)

Top & Bottom

20

720*480p

31.469 / 31.50

59.94 / 60.00

27.00 / 27.027

Secondary (4:3)

Side by Side (Half)

21

640*480p

62.938 / 63.00

59.94 / 60.00

50.35 / 50.40

Secondary

Frame Packing,

22

640*480p

31.469 / 31.50

59.94 / 60.00

25.175 / 25.20

Secondary

Top & Bottom

23

640*480p

31.469 / 31.50

59.94 / 60.00

25.175 / 25.20

Secondary

Side by Side (Half)

24

1280*720p

89.91 / 90.00

59.94 / 60.00

148.35 / 148.50

Line Alternative

25

1280*720p

44.96 / 45.00

59.94 / 60.00

148.35 / 148.50

Side by Side (Full)

26

1920*1080i

67.432 / 67.50

59.94 / 60.00

148.35 / 148.50

Field Alternative

27

1920*1080i

33.72 / 33.75

59.94 / 60.00

148.35 / 148.50

Side by Side (Full)

28

1920*1080p

43.94 / 54.00

23.97 / 24.000

148.35 / 148.50

Line Alternative

29

1920*1080p

26.97 / 27.00

23.97 / 24.000

148.35 / 148.50

Side by Side (Full)

30

1920*1080p

67.432 / 67.50

29.976 / 30.00

148.35 / 148.50

Line Alternative

31

1920*1080p

33.716 / 33.75

29.976 / 30.00

148.35 / 148.50

32

720*480p

62.938 / 63.00

59.94 / 60.00

54.00 / 54.054

Side by Side (Full) 16:9

Line Alternative

33

720*480p

31.469 / 31.50

59.94 / 60.00

54.00 / 54.054

16:9

Side by Side (Full)

34

720*480p

62.938 / 63.00

59.94 / 60.00

54.00 / 54.054

4:3

Line Alternative

4:3

35

720*480p

31.469 / 31.50

59.94 / 60.00

54.00 / 54.054

36

640*480p

62.938 / 63.00

59.94 / 60.00

50.35 / 50.40

Line Alternative

Side by Side (Full)

37

640*480p

31.469 / 31.50

59.94 / 60.00

50.35 / 50.40

Side by Side (Full)

5.2.3. HDMI-PC Input (3D supported mode manually) No.

Resolution

H-freq(kHz)

V-freq.(Hz)

Pixel clock(MHz)

Proposed

Remark

1

1024*768

48.363

60.004

65.000

Side by Side, Top & Bottom

2

1360*768

47.712

60.015

85.500

Side by Side, Top & Bottom

3

1920*1080

67.50

60.00

148.50

Side by Side, Top & Bottom Checkerboard, Single Frame Sequential Row Interleaving, Column Interleaving

5.2.4. USB Input

5.2.4.1. USB Input (3D supported mode automatically) No. 1

Resolution 1920*1080

H-freq(kHz) 33.75

V-freq.(Hz) 30.000

Pixel clock(MHz) 74.25

Proposed HDTV 1080p

Remark Side by Side, Top & Bottom, Checkerboard, MPO (Photo)

5.2.4.2. USB Input (3D supported mode manually) No. 1

Resolution 1920*1080

H-freq(kHz) 33.75

V-freq.(Hz) 30.000

Copyright © LG Electronics. Inc. All rights reserved. Only for training and service purposes

Pixel clock(MHz) 74.25

Proposed HDTV 1080p

-9-

Remark Side by Side, Top & Bottom Checkerboard, Single Frame Sequential, Row Interleaving, Column Interleaving (Photo : Side by Side, Top & Bottom)

LGE Internal Use Only


5.2.5. DLNA Input

5.2.5.1. DLNA Input (3D supported mode automatically) No. 1

Resolution 1920*1080

H-freq(kHz) 33.75

V-freq.(Hz) 30.000

Pixel clock(MHz) 74.25

Proposed HDTV 1080p

Remark Side by Side, Top & Bottom, Checkerboard, MPO (Photo)

5.2.5.2. DLNA Input (3D supported mode manually) No. 1

Resolution 1920*1080

H-freq(kHz) 33.75

V-freq.(Hz) 30.000

Pixel clock(MHz) 74.25

Proposed HDTV 1080p

Remark Side by Side, Top & Bottom Checkerboard, Single Frame Sequential, Row Interleaving, Column Interleaving (Photo : Side by Side, Top & Bottom)

5.2.6. Component Input No.

Resolution

H-freq(kHz)

V-freq.(Hz)

Pixel clock(MHz)

Proposed

Remark

1

1280*720

44.96

59.94

74.176

HDTV 720P

Side by Side, Top & Bottom

2

1920*1080

33.75

60.00

74.25

HDTV 1080I

Side by Side, Top & Bottom

3

1920*1080

33.72

59.94

74.176

HDTV 1080I

Side by Side, Top & Bottom

4

1920*1080

67.500

60

148.50

HDTV 1080P

Side by Side, Top & Bottom

5

1920*1080

67.432

59.94

148.352

HDTV 1080P

Side by Side, Top & Bottom

6

1920*1080

27.000

24.000

74.25

HDTV 1080P

Side by Side, Top & Bottom

7

1920*1080

26.97

23.976

74.176

HDTV 1080P

Side by Side, Top & Bottom

8

1920*1080

33.75

30.000

74.25

HDTV 1080P

Side by Side, Top & Bottom

9

1920*1080

33.71

29.97

74.176

HDTV 1080P

Side by Side, Top & Bottom

● Remark: 3D Input mode No

1

Side by Side

L

R

Top & Bottom

Checkerboard

LLLLL R L

Copyright © LG Electronics. Inc. All rights reserved. Only for training and service purposes

Single Frame Sequential

R

- 10 -

Frame Packing

Line Interleaving

Column Interleaving

L

LGE Internal Use Only


ADJUSTMENT INSTRUCTION 1. Application

This spec. sheet applies to EA34D Chassis applied LED TV all models manufactured in TV factory

2. Specification

(1) Because this is not a hot chassis, it is not necessary to use an isolation transformer. However, the use of isolation transformer will help protect test instrument. (2) Adjustment must be done in the correct order. (3) The adjustment must be performed in the circumstance of 25 ±5 ºC of temperature and 65±10% of relative humidity if there is no specific designation (4) The input voltage of the receiver must keep 100~240V, 50/60Hz (5) The receiver must be operated for about 5 minutes prior to the adjustment when module is in the circumstance of over 15 ºC In case of keeping module is in the circumstance of 0°C, it should be placed in the circumstance of above 15°C for 2 hours In case of keeping module is in the circumstance of below -20°C, it should be placed in the circumstance of above 15°C for 3 hours. ※ Caution When still image is displayed for a period of 20 minutes or longer (especially where W/B scale is strong. Digital pattern 13ch and/or Cross hatch pattern 09ch), there can some afterimage in the black level area

4. MAIN PCBA Adjustments 4.1. ADC Calibration

- A n ADC calibration is not necessary because MAIN SoC (LGExxxx) is already calibrated from IC Maker - If it needs to adjust manually, refer to appendix.

4.2. M AC Address, ESN Key and Widevine Key download 4.2.1. Equipment & Condition 1) Play file: keydownload.exe

4.2.2. Communication Port connection

1) Key Write: Com 1,2,3,4 and 115200 (Baudrate) 2) Barcode: Com 1,2,3,4 and 9600 (Baudrate)

4.2.3. Download process

1) Select the download items. 2) Mode check: Online Only 3) Check the test process - U S, Canada models: DETECT -> MAC_WRITE -> WIDEVINE_WRITE - K orea, Mexico models: DETECT -> MAC_WRITE -> WIDEVINE_WRITE 4) Play : START 5) Check of result: Ready, Test, OK or NG 6) Printer out (MAC Address Label)

4.2.4. Communication Port connection

1) Connect: PCBA Jig -> RS-232C Port == PC -> RS-232C Port

3. Adjustment items

3.1. Main PCBA Adjustments

(1) ADC adjustment: Component 480i, 1080p (2) EDID downloads for HDMI ※ Remark - A bove adjustment items can be also performed in Final Assembly if needed. Adjustment items in both PCBA and final assembly tages can be checked by using the INSTART Menu -> 1.ADJUST CHECK

4.2.5. Download

1) US, Canada models (13Y LCD TV + MAC + Widevine + ESN Key + DTCP Key + HDCP1.4 and HDCP2.0)

3.2. Final assembly adjustment (1) White Balance adjustment (2) RS-232C functionality check (3) Factory Option setting per destination (4) Shipment mode setting (In-Stop) (5) GND and HI-POT test

3.3. Appendix

(1) Tool option menu, USB Download (S/W Update, Option and Service only) (2) Manual adjustment for ADC calibration and White balance. (3) Shipment conditions, Channel pre-set

4.2.6. Inspection

- In INSTART menu, check these keys.

Copyright © LG Electronics. Inc. All rights reserved. Only for training and service purposes

- 11 -

LGE Internal Use Only


4.3. LAN port Inspection (Ping Test)

4.4.4. EDID DATA(PCM)

(1)DTS # HDMI 1(C/S : E8 36) EDID Block 0, Bytes 0-127 [00H-7FH]

4.3.1. Equipment setting

1) Play the LAN Port Test PROGRAM. 2) Input IP set up for an inspection to Test Program. - IP number: 12.12.2.2

0 1 2 3 4 5 6 7 8 9 A B C D E F --------------------------------------------------------------------------------0 | 00 FF FF FF FF FF FF 00 1E 6D 01 00 01 01 01 01 10 | 01 17 01 03 80 A0 5A 78 0A EE 91 A3 54 4C 99 26 20 | 0F 50 54 A1 08 00 31 40 45 40 61 40 71 40 81 80 30 | 01 01 01 01 01 01 02 3A 80 18 71 38 2D 40 58 2C 40 | 45 00 40 84 63 00 00 1E 66 21 50 B0 51 00 1B 30 50 | 40 70 36 00 40 84 63 00 00 1E 00 00 00 FD 00 3A 60 | 3E 1E 53 10 00 0A 20 20 20 20 20 20 00 00 00 FC 70 | 00 4C 47 20 54 56 0A 20 20 20 20 20 20 20 01 E8

4.3.2. LAN PORT inspection (PING TEST)

1) Play the LAN Port Test Program. 2) Connect each other LAN Port Jack. 3) Play Test (F9) button and confirm OK Message. 4) Remove LAN CABLE

EDID Block 1, Bytes 128-255 [80H-FFH] 0 1 2 3 4 5 6 7 8 9 A B C D E F --------------------------------------------------------------------------------0 | 02 03 34 F1 48 90 22 20 05 04 03 02 01 29 3d 06 10 | C0 15 07 50 09 57 07 78 03 0C 00 10 00 B8 2D 20 20 | C0 0E 01 4F 00 FE 08 10 06 10 18 10 28 10 38 10 30 | E3 05 03 01 02 3A 80 18 71 38 2D 40 58 2C 45 00 40 | 40 84 63 00 00 1E 01 1D 80 18 71 1C 16 20 58 2C 50 | 25 00 40 84 63 00 00 9E 01 1D 00 72 51 D0 1E 20 60 | 6E 28 55 00 40 84 63 00 00 1E 00 00 00 00 00 00 70 | 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 36 # HDMI 2(C/S : E8 26) EDID Block 0, Bytes 0-127 [00H-7FH] 0 1 2 3 4 5 6 7 8 9 A B C D E F --------------------------------------------------------------------------------0 | 00 FF FF FF FF FF FF 00 1E 6D 01 00 01 01 01 01 10 | 01 17 01 03 80 A0 5A 78 0A EE 91 A3 54 4C 99 26 20 | 0F 50 54 A1 08 00 31 40 45 40 61 40 71 40 81 80 30 | 01 01 01 01 01 01 02 3A 80 18 71 38 2D 40 58 2C 40 | 45 00 40 84 63 00 00 1E 66 21 50 B0 51 00 1B 30 50 | 40 70 36 00 40 84 63 00 00 1E 00 00 00 FD 00 3A 60 | 3E 1E 53 10 00 0A 20 20 20 20 20 20 00 00 00 FC 70 | 00 4C 47 20 54 56 0A 20 20 20 20 20 20 20 01 E8

4.4. EDID Download 4.4.1 Overview

▪ I t is a VESA regulation. A PC or a MNT will display an optimal resolution through information sharing without any necessity of user input. It is a realization of “Plug and Play”.

4.4.2 Equipment

▪ Since embedded EDID data is used, EDID download JIG, HDMI cable and D-sub cable are not need. ▪ Adjust remocon

4.4.3 Download method

1) Press Adj. key on the Adj. R/C, 2) Select EDID D/L menu. 3) By pressing Enter key, EDID download will begin 4) If Download is successful, OK is display, but If Download is failure, NG is displayed. 5) If Download is failure, Re-try downloads.

EDID Block 1, Bytes 128-255 [80H-FFH] 0 1 2 3 4 5 6 7 8 9 A B C D E F --------------------------------------------------------------------------------0 | 02 03 34 F1 48 90 22 20 05 04 03 02 01 29 3D 06 10 | C0 15 07 50 09 57 07 78 03 0C 00 20 00 B8 2D 20 20 | C0 0E 01 4F 00 FE 08 10 06 10 18 10 28 10 38 10 30 | E3 05 03 01 02 3A 80 18 71 38 2D 40 58 2C 45 00 40 | 40 84 63 00 00 1E 01 1D 80 18 71 1C 16 20 58 2C 50 | 25 00 40 84 63 00 00 9E 01 1D 00 72 51 D0 1E 20 60 | 6E 28 55 00 40 84 63 00 00 1E 00 00 00 00 00 00 70 | 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 26

※ Caution) When EDID Download, must remove RGB/HDMI Cable.

Copyright © LG Electronics. Inc. All rights reserved. Only for training and service purposes

- 12 -

LGE Internal Use Only


# HDMI 3(C/S : E8 16) EDID Block 0, Bytes 0-127 [00H-7FH] 0 1 2 3 4 5 6 7 8 9 A B C D E F --------------------------------------------------------------------------------0 | 00 FF FF FF FF FF FF 00 1E 6D 01 00 01 01 01 01 10 | 01 17 01 03 80 A0 5A 78 0A EE 91 A3 54 4C 99 26 20 | 0F 50 54 A1 08 00 31 40 45 40 61 40 71 40 81 80 30 | 01 01 01 01 01 01 02 3A 80 18 71 38 2D 40 58 2C 40 | 45 00 40 84 63 00 00 1E 66 21 50 B0 51 00 1B 30 50 | 40 70 36 00 40 84 63 00 00 1E 00 00 00 FD 00 3A 60 | 3E 1E 53 10 00 0A 20 20 20 20 20 20 00 00 00 FC 70 | 00 4C 47 20 54 56 0A 20 20 20 20 20 20 20 01 E8 EDID Block 1, Bytes 128-255 [80H-FFH] 0 1 2 3 4 5 6 7 8 9 A B C D E F --------------------------------------------------------------------------------0 | 02 03 34 F1 48 90 22 20 05 04 03 02 01 29 3D 06 10 | C0 15 07 50 09 57 07 78 03 0C 00 30 00 B8 2D 20 20 | C0 0E 01 4F 00 FE 08 10 06 10 18 10 28 10 38 10 30 | E3 05 03 01 02 3A 80 18 71 38 2D 40 58 2C 45 00 40 | 40 84 63 00 00 1E 01 1D 80 18 71 1C 16 20 58 2C 50 | 25 00 40 84 63 00 00 9E 01 1D 00 72 51 D0 1E 20 60 | 6E 28 55 00 40 84 63 00 00 1E 00 00 00 00 00 00 70 | 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 16 # HDMI 4(C/S : E8 06) EDID Block 0, Bytes 0-127 [00H-7FH] 0 1 2 3 4 5 6 7 8 9 A B C D E F --------------------------------------------------------------------------------0 | 00 FF FF FF FF FF FF 00 1E 6D 01 00 01 01 01 01 10 | 01 17 01 03 80 A0 5A 78 0A EE 91 A3 54 4C 99 26 20 | 0F 50 54 A1 08 00 31 40 45 40 61 40 71 40 81 80 30 | 01 01 01 01 01 01 02 3A 80 18 71 38 2D 40 58 2C 40 | 45 00 40 84 63 00 00 1E 66 21 50 B0 51 00 1B 30 50 | 40 70 36 00 40 84 63 00 00 1E 00 00 00 FD 00 3A 60 | 3E 1E 53 10 00 0A 20 20 20 20 20 20 00 00 00 FC 70 | 00 4C 47 20 54 56 0A 20 20 20 20 20 20 20 01 E8 EDID Block 1, Bytes 128-255 [80H-FFH] 0 1 2 3 4 5 6 7 8 9 A B C D E F --------------------------------------------------------------------------------0 | 02 03 34 F1 48 90 22 20 05 04 03 02 01 29 3D 06 10 | C0 15 07 50 09 57 07 78 03 0C 00 40 00 B8 2D 20 20 | C0 0E 01 4F 00 FE 08 10 06 10 18 10 28 10 38 10 30 | E3 05 03 01 02 3A 80 18 71 38 2D 40 58 2C 45 00 40 | 40 84 63 00 00 1E 01 1D 80 18 71 1C 16 20 58 2C 50 | 25 00 40 84 63 00 00 9E 01 1D 00 72 51 D0 1E 20 60 | 6E 28 55 00 40 84 63 00 00 1E 00 00 00 00 00 00 70 | 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 06

Copyright © LG Electronics. Inc. All rights reserved. Only for training and service purposes

(2)AC3 # HDMI 1(C/S : E8 3F) EDID Block 0, Bytes 0-127 [00H-7FH] 0 1 2 3 4 5 6 7 8 9 A B C D E F --------------------------------------------------------------------------------0 | 00 FF FF FF FF FF FF 00 1E 6D 01 00 01 01 01 01 10 | 01 17 01 03 80 A0 5A 78 0A EE 91 A3 54 4C 99 26 20 | 0F 50 54 A1 08 00 31 40 45 40 61 40 71 40 81 80 30 | 01 01 01 01 01 01 02 3A 80 18 71 38 2D 40 58 2C 40 | 45 00 40 84 63 00 00 1E 66 21 50 B0 51 00 1B 30 50 | 40 70 36 00 40 84 63 00 00 1E 00 00 00 FD 00 3A 60 | 3E 1E 53 10 00 0A 20 20 20 20 20 20 00 00 00 FC 70 | 00 4C 47 20 54 56 0A 20 20 20 20 20 20 20 01 E8 EDID Block 1, Bytes 128-255 [80H-FFH] 0 1 2 3 4 5 6 7 8 9 A B C D E F --------------------------------------------------------------------------------0 | 02 03 31 f1 48 90 22 20 05 04 03 02 01 26 15 07 10 | 50 09 57 07 78 03 0c 00 10 00 b8 2d 20 c0 0e 01 20 | 4f 00 fe 08 10 06 10 18 10 28 10 38 10 e3 05 03 30 | 01 02 3a 80 18 71 38 2d 40 58 2c 45 00 40 84 63 40 | 00 00 1e 01 1d 80 18 71 1c 16 20 58 2c 25 00 40 50 | 84 63 00 00 9e 01 1d 00 72 51 d0 1e 20 6e 28 55 60 | 00 40 84 63 00 00 1e 00 00 00 00 00 00 00 00 00 70 | 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 3f # HDMI 2(C/S : E8 2F) EDID Block 0, Bytes 0-127 [00H-7FH] 0 1 2 3 4 5 6 7 8 9 A B C D E F --------------------------------------------------------------------------------0 | 00 FF FF FF FF FF FF 00 1E 6D 01 00 01 01 01 01 10 | 01 17 01 03 80 A0 5A 78 0A EE 91 A3 54 4C 99 26 20 | 0F 50 54 A1 08 00 31 40 45 40 61 40 71 40 81 80 30 | 01 01 01 01 01 01 02 3A 80 18 71 38 2D 40 58 2C 40 | 45 00 40 84 63 00 00 1E 66 21 50 B0 51 00 1B 30 50 | 40 70 36 00 40 84 63 00 00 1E 00 00 00 FD 00 3A 60 | 3E 1E 53 10 00 0A 20 20 20 20 20 20 00 00 00 FC 70 | 00 4C 47 20 54 56 0A 20 20 20 20 20 20 20 01 E8 EDID Block 1, Bytes 128-255 [80H-FFH] 0 1 2 3 4 5 6 7 8 9 A B C D E F --------------------------------------------------------------------------------0 | 02 03 31 f1 48 90 22 20 05 04 03 02 01 26 15 07 10 | 50 09 57 07 78 03 0c 00 20 00 b8 2d 20 c0 0e 01 20 | 4f 00 fe 08 10 06 10 18 10 28 10 38 10 e3 05 03 30 | 01 02 3a 80 18 71 38 2d 40 58 2c 45 00 40 84 63 40 | 00 00 1e 01 1d 80 18 71 1c 16 20 58 2c 25 00 40 50 | 84 63 00 00 9e 01 1d 00 72 51 d0 1e 20 6e 28 55 60 | 00 40 84 63 00 00 1e 00 00 00 00 00 00 00 00 00 70 | 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 2f

- 13 -

LGE Internal Use Only


# HDMI 3(C/S : E8 1F) EDID Block 0, Bytes 0-127 [00H-7FH] 0 1 2 3 4 5 6 7 8 9 A B C D E F --------------------------------------------------------------------------------0 | 00 FF FF FF FF FF FF 00 1E 6D 01 00 01 01 01 01 10 | 01 17 01 03 80 A0 5A 78 0A EE 91 A3 54 4C 99 26 20 | 0F 50 54 A1 08 00 31 40 45 40 61 40 71 40 81 80 30 | 01 01 01 01 01 01 02 3A 80 18 71 38 2D 40 58 2C 40 | 45 00 40 84 63 00 00 1E 66 21 50 B0 51 00 1B 30 50 | 40 70 36 00 40 84 63 00 00 1E 00 00 00 FD 00 3A 60 | 3E 1E 53 10 00 0A 20 20 20 20 20 20 00 00 00 FC 70 | 00 4C 47 20 54 56 0A 20 20 20 20 20 20 20 01 E8 EDID Block 1, Bytes 128-255 [80H-FFH]

0 1 2 3 4 5 6 7 8 9 A B C D E F --------------------------------------------------------------------------------0 | 02 03 2e f1 48 90 22 20 05 04 03 02 01 23 09 57 10 | 07 78 03 0c 00 10 00 b8 2d 20 c0 0e 01 4f 00 fe 20 | 08 10 06 10 18 10 28 10 38 10 e3 05 03 01 02 3a 30 | 80 18 71 38 2d 40 58 2c 45 00 40 84 63 00 00 1e 40 | 01 1d 80 18 71 1c 16 20 58 2c 25 00 40 84 63 00 50 | 00 9e 01 1d 00 72 51 d0 1e 20 6e 28 55 00 40 84 60 | 63 00 00 1e 00 00 00 00 00 00 00 00 00 00 00 00 70 | 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 b1

# HDMI 4(C/S : E8 0F) EDID Block 0, Bytes 0-127 [00H-7FH] 0 1 2 3 4 5 6 7 8 9 A B C D E F --------------------------------------------------------------------------------0 | 00 FF FF FF FF FF FF 00 1E 6D 01 00 01 01 01 01 10 | 01 17 01 03 80 A0 5A 78 0A EE 91 A3 54 4C 99 26 20 | 0F 50 54 A1 08 00 31 40 45 40 61 40 71 40 81 80 30 | 01 01 01 01 01 01 02 3A 80 18 71 38 2D 40 58 2C 40 | 45 00 40 84 63 00 00 1E 66 21 50 B0 51 00 1B 30 50 | 40 70 36 00 40 84 63 00 00 1E 00 00 00 FD 00 3A 60 | 3E 1E 53 10 00 0A 20 20 20 20 20 20 00 00 00 FC 70 | 00 4C 47 20 54 56 0A 20 20 20 20 20 20 20 01 E8

0 1 2 3 4 5 6 7 8 9 A B C D E F --------------------------------------------------------------------------------0 | 02 03 31 f1 48 90 22 20 05 04 03 02 01 26 15 07 10 | 50 09 57 07 78 03 0c 00 40 00 b8 2d 20 c0 0e 01 20 | 4f 00 fe 08 10 06 10 18 10 28 10 38 10 e3 05 03 30 | 01 02 3a 80 18 71 38 2d 40 58 2c 45 00 40 84 63 40 | 00 00 1e 01 1d 80 18 71 1c 16 20 58 2c 25 00 40 50 | 84 63 00 00 9e 01 1d 00 72 51 d0 1e 20 6e 28 55 60 | 00 40 84 63 00 00 1e 00 00 00 00 00 00 00 00 00 70 | 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 0f

Copyright © LG Electronics. Inc. All rights reserved. Only for training and service purposes

0 1 2 3 4 5 6 7 8 9 A B C D E F --------------------------------------------------------------------------------0 | 00 FF FF FF FF FF FF 00 1E 6D 01 00 01 01 01 01 10 | 01 17 01 03 80 A0 5A 78 0A EE 91 A3 54 4C 99 26 20 | 0F 50 54 A1 08 00 31 40 45 40 61 40 71 40 81 80 30 | 01 01 01 01 01 01 02 3A 80 18 71 38 2D 40 58 2C 40 | 45 00 40 84 63 00 00 1E 66 21 50 B0 51 00 1B 30 50 | 40 70 36 00 40 84 63 00 00 1E 00 00 00 FD 00 3A 60 | 3E 1E 53 10 00 0A 20 20 20 20 20 20 00 00 00 FC 70 | 00 4C 47 20 54 56 0A 20 20 20 20 20 20 20 01 E8 EDID Block 1, Bytes 128-255 [80H-FFH]

0 1 2 3 4 5 6 7 8 9 A B C D E F --------------------------------------------------------------------------------0 | 02 03 31 f1 48 90 22 20 05 04 03 02 01 26 15 07 10 | 50 09 57 07 78 03 0c 00 30 00 b8 2d 20 c0 0e 01 20 | 4f 00 fe 08 10 06 10 18 10 28 10 38 10 e3 05 03 30 | 01 02 3a 80 18 71 38 2d 40 58 2c 45 00 40 84 63 40 | 00 00 1e 01 1d 80 18 71 1c 16 20 58 2c 25 00 40 50 | 84 63 00 00 9e 01 1d 00 72 51 d0 1e 20 6e 28 55 60 | 00 40 84 63 00 00 1e 00 00 00 00 00 00 00 00 00 70 | 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 1f

EDID Block 1, Bytes 128-255 [80H-FFH]

(3)PCM # HDMI 1(C/S : E8 B1) EDID Block 0, Bytes 0-127 [00H-7FH]

# HDMI 2(C/S : E8 A1) EDID Block 0, Bytes 0-127 [00H-7FH] 0 1 2 3 4 5 6 7 8 9 A B C D E F --------------------------------------------------------------------------------0 | 00 FF FF FF FF FF FF 00 1E 6D 01 00 01 01 01 01 10 | 01 17 01 03 80 A0 5A 78 0A EE 91 A3 54 4C 99 26 20 | 0F 50 54 A1 08 00 31 40 45 40 61 40 71 40 81 80 30 | 01 01 01 01 01 01 02 3A 80 18 71 38 2D 40 58 2C 40 | 45 00 40 84 63 00 00 1E 66 21 50 B0 51 00 1B 30 50 | 40 70 36 00 40 84 63 00 00 1E 00 00 00 FD 00 3A 60 | 3E 1E 53 10 00 0A 20 20 20 20 20 20 00 00 00 FC 70 | 00 4C 47 20 54 56 0A 20 20 20 20 20 20 20 01 E8 EDID Block 1, Bytes 128-255 [80H-FFH] 0 1 2 3 4 5 6 7 8 9 A B C D E F --------------------------------------------------------------------------------0 | 02 03 2e f1 48 90 22 20 05 04 03 02 01 23 09 57 10 | 07 78 03 0c 00 20 00 b8 2d 20 c0 0e 01 4f 00 fe 20 | 08 10 06 10 18 10 28 10 38 10 e3 05 03 01 02 3a 30 | 80 18 71 38 2d 40 58 2c 45 00 40 84 63 00 00 1e 40 | 01 1d 80 18 71 1c 16 20 58 2c 25 00 40 84 63 00 50 | 00 9e 01 1d 00 72 51 d0 1e 20 6e 28 55 00 40 84 60 | 63 00 00 1e 00 00 00 00 00 00 00 00 00 00 00 00 70 | 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 A1

- 14 -

LGE Internal Use Only


5. Final Assembly Adjustment

# HDMI 3(C/S : E8 91) EDID Block 0, Bytes 0-127 [00H-7FH] 0 1 2 3 4 5 6 7 8 9 A B C D E F --------------------------------------------------------------------------------0 | 00 FF FF FF FF FF FF 00 1E 6D 01 00 01 01 01 01 10 | 01 17 01 03 80 A0 5A 78 0A EE 91 A3 54 4C 99 26 20 | 0F 50 54 A1 08 00 31 40 45 40 61 40 71 40 81 80 30 | 01 01 01 01 01 01 02 3A 80 18 71 38 2D 40 58 2C 40 | 45 00 40 84 63 00 00 1E 66 21 50 B0 51 00 1B 30 50 | 40 70 36 00 40 84 63 00 00 1E 00 00 00 FD 00 3A 60 | 3E 1E 53 10 00 0A 20 20 20 20 20 20 00 00 00 FC 70 | 00 4C 47 20 54 56 0A 20 20 20 20 20 20 20 01 E8

5.1. White Balance Adjustment 5.1.1. Overview

5.1.1.1. W/B adj. Objective & How-it-works (1) Objective: To reduce each Panel’s W/B deviation (2) How-it-works: When R/G/B gain in the OSD is at 192, it means the panel is at its Full Dynamic Range. In order to prevent saturation of Full Dynamic range and data, one of R/G/B is fixed at 192, and the other two is lowered to find the desired value. (3) Adj. condition: normal temperature - Surrounding Temperature: 25±5 °C - Warm-up time: About 5 Min - Surrounding Humidity: 20% ~ 80% - Before White balance adjustment, Keep power on status, don’t power off 5.1.1.2. Adj. condition and cautionary items (1) Lighting condition in surrounding area surrounding lighting should be lower 10 lux. Try to isolate adj. area into dark surrounding. (2) Probe location: Color Analyzer (CA-210) probe should be within 10cm and perpendicular of the module surface (80°~ 100°) (3) Aging time - A fter Aging Start, Keep the Power ON status during 5 Minutes. - In case of LCD, Back-light on should be checked using no signal or Full-white pattern.

EDID Block 1, Bytes 128-255 [80H-FFH] 0 1 2 3 4 5 6 7 8 9 A B C D E F --------------------------------------------------------------------------------0 | 02 03 2e f1 48 90 22 20 05 04 03 02 01 23 09 57 10 | 07 78 03 0c 00 30 00 b8 2d 20 c0 0e 01 4f 00 fe 20 | 08 10 06 10 18 10 28 10 38 10 e3 05 03 01 02 3a 30 | 80 18 71 38 2d 40 58 2c 45 00 40 84 63 00 00 1e 40 | 01 1d 80 18 71 1c 16 20 58 2c 25 00 40 84 63 00 50 | 00 9e 01 1d 00 72 51 d0 1e 20 6e 28 55 00 40 84 60 | 63 00 00 1e 00 00 00 00 00 00 00 00 00 00 00 00 70 | 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 91 # HDMI 4(C/S : E8 81) EDID Block 0, Bytes 0-127 [00H-7FH] 0 1 2 3 4 5 6 7 8 9 A B C D E F --------------------------------------------------------------------------------0 | 00 FF FF FF FF FF FF 00 1E 6D 01 00 01 01 01 01 10 | 01 17 01 03 80 A0 5A 78 0A EE 91 A3 54 4C 99 26 20 | 0F 50 54 A1 08 00 31 40 45 40 61 40 71 40 81 80 30 | 01 01 01 01 01 01 02 3A 80 18 71 38 2D 40 58 2C 40 | 45 00 40 84 63 00 00 1E 66 21 50 B0 51 00 1B 30 50 | 40 70 36 00 40 84 63 00 00 1E 00 00 00 FD 00 3A 60 | 3E 1E 53 10 00 0A 20 20 20 20 20 20 00 00 00 FC 70 | 00 4C 47 20 54 56 0A 20 20 20 20 20 20 20 01 E8

5.1.2. Equipment

(1) Color Analyzer: CA-210 (NCG: CH 9 / WCG: CH12 / LED: CH14 / OLED : CH : 17) (2) A dj. Computer (During auto adj., RS-232C protocol is needed) (3) Adjust Remocon (4) V ideo Signal Generator MSPG-925F 720p/204-Gray (Model: 217, Pattern: 49) ※ Color Analyzer Matrix should be calibrated using CS-1000

EDID Block 1, Bytes 128-255 [80H-FFH] 0 1 2 3 4 5 6 7 8 9 A B C D E F --------------------------------------------------------------------------------0 | 02 03 2e f1 48 90 22 20 05 04 03 02 01 23 09 57 10 | 07 78 03 0c 00 40 00 b8 2d 20 c0 0e 01 4f 00 fe 20 | 08 10 06 10 18 10 28 10 38 10 e3 05 03 01 02 3a 30 | 80 18 71 38 2d 40 58 2c 45 00 40 84 63 00 00 1e 40 | 01 1d 80 18 71 1c 16 20 58 2c 25 00 40 84 63 00 50 | 00 9e 01 1d 00 72 51 d0 1e 20 6e 28 55 00 40 84 60 | 63 00 00 1e 00 00 00 00 00 00 00 00 00 00 00 00 70 | 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 81

Copyright © LG Electronics. Inc. All rights reserved. Only for training and service purposes

- 15 -

LGE Internal Use Only


5.1.3. Equipment connection

5.1.5.2. OLED White balance table (1) Cool Mode -P urpose : Especially B-gain fix adjust leads to the luminance enhancement. Adjust the color temperature to reduce the deviation of the module color temperature. -P rinciple : To adjust the white balance without the saturation, Adjust the B gain more than 192 ( If R gain or G gain is more than 255 , G gain can adjust less than 192 ) and change the others ( R/G Gain ). - Adjustment mode : mode – Cool (2) Medium / Warm Mode -P urpose : Adjust the color temperature to reduce the deviation of the module color temperature -P rinciple : To adjust the white balance without the saturation, Fix the B gain to 192 (default data) and decrease the others - Adjustment mode : mode – Medium

5.1.4. Adjustment Command (Protocol) (1) RS-232C Command used during auto-adj. RS-232C COMMAND

Explanation

CMD

DATA

ID

Wb

00

00

Begin White Balance adj.

Wb

00

ff

End White Balance adj. (internal pattern disappears )

(3) Warm -P urpose : Adjust the color temperature to reduce the deviation of the module color temperature. -P rinciple : To adjust the white balance without the saturation, Fix the W gain to 192 (default data) and decrease the others. - Adjustment mode : mode – Warm

(2) Adjustment Map Adj. item

Cool

Medium

Warm

Command (lower caseASCII)

Data Range (Hex.)

CMD1

CMD2

MIN

MAX

R Gain

j

g

00

C0

G Gain

j

h

00

C0

B Gain

j

i

00

C0

R Gain

j

a

00

C0

G Gain

j

b

00

C0

B Gain

j

c

00

C0

R Gain

j

d

00

C0

G Gain

j

e

00

C0

B Gain

j

f

00

C0

(4) THX(Warm) -P urpose : Adjust the color temperature to reduce the deviation of the module color temperature. -P rinciple : To adjust the white balance without the saturation, Fix the W gain to 192 (default data) and decrease the others. - Adjustment mode : mode – Warm - Auto White balance 4 point - Adjust 100 IRE White Balance - A djust Gamam 2.2 each IRE (60, 40, 20). Using max luminance - Complete 4 point gamma, W/B.

5.1.5. Adjustment method

5.1.5.1. Auto WB calibration (1) Set TV in ADJ mode using P-ONLY key (or POWER ON key) (2) Place optical probe on the center of the display - I t need to check probe condition of zero calibration before adjustment. (3) Connect RS-232C Cable (4) Select mode in ADJ Program and begin a adjustment. (5) When WB adjustment is completed with OK message, check adjustment status of pre-set mode (Cool, Medium, Warm) (6) Remove probe and RS-232C cable. ▪ W/B Adj. must begin as start command “wb 00 00” , and finish as end command “wb 00 ff”, and Adj. offset if need

Copyright © LG Electronics. Inc. All rights reserved. Only for training and service purposes

- 16 -

Picture is H 1/3, V 1/3 fixed Center Window size Outer Black Picture do not need change Contrast / Brightness Center Level can change Contrast / Bright Window pattern of Center 0~255 level

LGE Internal Use Only


5.1.6. Reference (White Balance Adj. coordinate and color temperature) (1) Luminance: 204 Gray, 80IRE (2) Standard color coordinate and temperature using CS-1000 (over 26 inch)

5.1.7. Reference (White Balance Adj. coordinate and color temperature)

5.3. Magic Motion remote controller Check 5.3.1. Test equipment

▪ R F-remote controller for check, IR-KEY-CODE remote controller. ▪ Check AA battery before test. A recommendation is that a tester change battery every lots.

5.3.2. Test

(1) Make pairing with TV set by pressing “Start key(Wheel key)” on RCU. (2) Check a cursor on screen by pressing ‘Wheel key” of RCU (3) Stop paring with TV set by pressing “Back+ Home” key of RCU

▪ Luminance: 204 Gray ▪ Standard color coordinate and temperature using CS-1000 (over 26 inch) Coordinate

Mode

X

Y

Temp

△uv

5.3.3. Applied models

Cool

0.271

0.270

13,000K

0.0000

Medium

0.285

0.293

9,300K

0.0000

Chassis

Model Name

Magic RF receiver

Warm

0.313

0.329

6,500K

0.0000

EA34D

55EA8800-UA

Built-in

▪ S tandard color coordinate and temperature using CA-210(CH-14) Coordinate

Mode

Temp

△uv

0.270±0.002

13,000K

0.0000

0.285±0.002

0.293±0.002

9,300K

0.0000

0.313±0.002

0.329±0.002

6,500K

0.0000

X

Y

Cool

0.271±0.002

Medium Warm

55EA9800-UA

5.4. Wi-Fi MAC Address Check 5.4.1. Using RS232 Command Transmission

Command

Set ACK

[A][l][][Set ID][][20][Cr]

[O][K][x] or [N][G]

5.4.2. Check the menu on in-start

▪ S tandard color coordinate and temperature using CA-210(CH-14) – by aging time

5.2. Tool Option setting & Inspection per countries 5.2.1. Overview

(1) Tool option selection is only done for models in Non-USA North America due to rating (2) Applied model: EA34D Chassis applied to CANADA and MEXICO

5.2.2. Country Group selection

(1) Press ADJ key on the Adj. R/C, and then select Country Group Menu (2) Depending on destination, select US, then on the lower Country option, select US, CA, MX. Selection is done using +, - KEY

5.2.3. Tool Option inspection

▪ Press Adj. key on the Adj. R/C, then select Tool option Model

Tool 1

Tool 2

Tool 3

Tool 4

Tool 5

Tool 6

Tool 7

55EA9800-UA

32791

21777

5085

61837

55446

1432

47147

※ Tool option can be reconstructed by Software

Copyright © LG Electronics. Inc. All rights reserved. Only for training and service purposes

- 17 -

LGE Internal Use Only


5.5. 3D pattern test (Only for 3D models)

5.6. HDMI ARC Function Inspection

5.5.1. Test equipment

(1) Pattern Generator MSHG-600 or MSPG-6100 (HDMI 1.4 support) (2) Pattern: HDMI mode (model No. 872, pattern No. 83)

5.5.2. Test method

5.6.1. Test equipment

- Optic Receiver Speaker - MSHG-600 (SW: 1220 ↑) - HDMI Cable (for 1.4 version)

5.6.2. Test method

(1) Input 3D test signal as Fig.1.

(1) Insert the HDMI Cable to the HDMI ARC port from the master equipment (HDMI1)

(2) Press ‘OK” key as a 3D input OSD is shown. (3) C heck pattern as Fig2 without 3D glasses. (3D mode without 3D glasses)

(3) Check the Sound from the Speaker or using AV & Optic TEST program (It’s connected to MSHG-600)

Fig.2 <OK in 3D mode without 3D glasses>

* Remark: Inspect in Power Only Mode and check SW version in a master equipment

Fig.3 <NG in 3D mode without 3D glasses>

Copyright © LG Electronics. Inc. All rights reserved. Only for training and service purposes

(2) Check the sound from the TV Set

- 18 -

LGE Internal Use Only


5.7. PIP/ W&R Function Inspection

6.3. Audio Output Inspection

(1) I N P U T C H E C K – S K E Y O F A D J U S T R E M O T E CONTROLLER TO INSPECT SPEAKER (2) When you click the first, the output volume of left & right main speakers must be 50

(3) When you click the second, the output volume of left & right main speakers must be 80.

(1) Objective : To check the connection between sub tuner and PCBA, and their Function (2) Test Method : This Inspection is available only Power-Only Status. 1) Press exit key of the Adj. R/C and Press PIP key. 2) C heck that the SUB TUNER pop up window on the TV Set. 3) C heck that the normal operation (picture, sound) of DTV on the TV Set.

5.8. Ship-out mode check (In-stop)

▪ After final inspection, press In-Stop key of the Adj. R/C and check that the unit goes to Stand-by mode

(4) When you click the third, the output volume of left & right main speakers must be 100.

(5) When you click the fourth, the output volume of left main speaker must be 50.

6. AUDIO output check 6.1. Audio input condition

(6) When you click the fifth, the output volume of right main speaker must be 50.

(1) RF input: Mono, 1KHz sine wave signal, 100% Modulation (2) CVBS, Component: 1KHz sine wave signal (0.4Vrms) (3) RGB PC: 1KHz sine wave signal (0.7Vrms)

6.2. Specification No

Item

Min

Typ

Max

Unit

Remark

1

Audio practical max Output, L/R (Distortion=10% max Output)

9.0 8.5

10.0 8.9

12.0 9.9

W (1) Measurement Vrms condition -E Q/AVL/Clear Voice: Off (2) Speaker (8Ω Impedance)

(7) When you click the sixth, the output volume of left sub speaker must be 100.

(8) When you click the seventh, the output volume of right sub speaker must be 100.

(9) W hen you click the eighth, the output volume of all speakers (left & right main speaker and left & right sub speaker) must be 30.

Copyright © LG Electronics. Inc. All rights reserved. Only for training and service purposes

- 19 -

LGE Internal Use Only


7. Soft Touch Key Check

- Before you start a test, you must run a ‘Power Only Mode’. AFTER Touch SOFT TOUCH KEY OF SET, LOCAL KEY CHECK DISPLAY WILL START

8. EYE Q Green Inspection (1) Turn on TV (2) Press EYE key of Adj. R/C

(1) Tab Test : Touch SOFT TOUCH KEY OF SET quickly

(3) Cover the Eye Q sensor on the front of the using your hand and wait for 6 seconds (2) Left Test : Touch SOFT TOUCH KEY OF SET to the left side. (4) Confirm that value is lower than 100 of the “Raw Data (Sensor data, Back light )” If after 6 seconds, value is not lower than 100, replace Eye Q sensor (3) Right Test : Touch SOFT TOUCH KEY OF SET to the right side (5) Remove your hand from the Eye Q sensor and wait for 6 seconds

(4) Long Tab Test : Touch SOFT TOUCH KEY OF SET long.

(6) Confirm that “ok” pop up. If change is not seen, replace Eye Q sensor

- Don’t need to run a test with this sequence. For example, the sequence such as ‘Right → Tab → Long Tab → Left’ is allowed.

Copyright © LG Electronics. Inc. All rights reserved. Only for training and service purposes

- 20 -

LGE Internal Use Only


9. GND and HI-POT Test

9.1. GND & HI-POT auto-check preparation

(1) Check the POWER CABLE and SIGNAL CABE insertion condition

10. USB S/W Download (optional, Service only)

9.2. GND & HI-POT auto-check

(1) Pallet moves in the station. (POWER CORD / AV CORD is tightly inserted) (2) Connect the AV JACK Tester. (3) Controller (GWS103-4) on. (4) GND Test (Auto) - If Test is failed, Buzzer operates. - If Test is passed, execute next process (Hi-pot test). (Remove A/V CORD from A/V JACK BOX) (5) HI-POT test (Auto) - If Test is failed, Buzzer operates. - If Test is passed, GOOD Lamp on and move to next process automatically.

(1) Put the USB Stick to the USB socket (2) Automatically detecting update file in USB Stick - If your downloaded program version in USB Stick is lower than that of TV set, it didn’t work. Otherwise USB data is automatically detected. (3) Show the message “Copying files from memory”

9.3. Checkpoint

(1) Test voltage - GND: 1.5KV/min at 100mA - SIGNAL: 3KV/min at 100mA (2) TEST time: 1 second (3) TEST POINT - GND Test = POWER CORD GND and SIGNAL CABLE GND. - Hi-pot Test = POWER CORD GND and LIVE & NEUTRAL. (4) LEAKAGE CURRENT: At 0.5mArms

(4) Updating is staring

(5) Updating Completed, The TV will restart automatically

(6) If your TV is turned on, check your updated version and Tool option. * If downloading version is more high than your TV have, TV can lost all channel data. In this case, you have to channel recover. If all channel data is cleared, you didn’t have a DTV/ ATV test on production line. * After downloading, TOOL OPTION setting is needed again. (1) Push "IN-START" key in service remote controller. (2) Select "Tool Option 1" and Push “OK” button. (3) Punch in the number. (Each model has their number.)

Copyright © LG Electronics. Inc. All rights reserved. Only for training and service purposes

- 21 -

LGE Internal Use Only


11. Optional adjustments

11.2. Manual White balance Adjustment 11.2.1. Adj. condition and cautionary items

11.1. Manual ADC Calibration

(1) Lighting condition in surrounding area surrounding lighting should be lower 10 lux. Try to isolate adj. area into dark surrounding. (2) Probe location: Color Analyzer (CA-210) probe should be within 10cm and perpendicular of the module surface (80°~ 100°) (3) Aging time - A fter Aging Start, Keep the Power ON status during 5 Minutes. - In case of LCD, Back-light on should be checked using no signal or Full-white pattern

11.1.1. Equipment & Condition

(1) Adjustment Remocon (2) 8 01GF (802B, 802F, 802R) or MSPG925FA Pattern Generator -R esolution: 480i Comp1 (MSPG-925FA: model-209, pattern-65) - R esolution: 1080p Comp1 (MSPG-925FA: model-225, pattern-65) - R esolution : 1080p RGB (MSPG-925FA: model-225, pattern-65) - Pattern : Horizontal 100% Color Bar Pattern - Pattern level: 0.7±0.1 Vp-p

11.2.2. Equipment

(1) Color Analyzer: CA-210 (NCG: CH 9 / WCG: CH12 / LED: CH14/ OLED : CH17) (2) A dj. Computer (During auto adj., RS-232C protocol is needed) (3) Adjust Remocon (4) V ideo Signal Generator MSPG-925F 720p/216-Gray (Model: 217, Pattern: 78)

11.1.2. Equipment & Condition

11.1.2.1. ADC 480i/1080p Comp (1) C heck connected condition of Comp cable to the equipment (2) Give a 480i Mode, Horizontal 100% Color Bar Pattern to Comp1. (MSPG-925FA → Model: 209, Pattern: 65) (3) Change input mode as Component1 and picture mode as “Standard” (4) Press the In-start Key on the ADJ remote after at least 1 min of signal reception. Then, select 7.External ADC. And Press OK or Right Button for going to sub menu. (5) Press OK in Comp 480i menu (6) Give a 1080p Mode, Horizontal 100% Color Bar Pattern to Comp1. (MSPG-925FA → Model: 225, Pattern: 65) (7) Press OK in Comp 1080p menu (8) If ADC Comp is successful, “ADC Component Success” is displayed. If ADC calibration is failure, “ADC Component Fail” is displayed. (10) If ADC calibration is failure, after rechecking ADC pattern or condition, retry calibration (11) If ADC calibration is failure, after recheck ADC pattern or condition, retry calibration

Copyright © LG Electronics. Inc. All rights reserved. Only for training and service purposes

11.2.3. Adjustment

- 22 -

(1) Set TV in Adj. mode using POWER ON (2) Zero Calibrate the probe of Color Analyzer, then place it on the center of LCD module within 10cm of the surface. (3) Press ADJ key → EZ adjust using adj. R/C → 6. WhiteBalance then press the cursor to the right (KEY►). W hen KEY(►) is pressed 216 Gray internal pattern will be displayed. (4) One of R Gain / G Gain / B Gain should be fixed at 192, and the rest will be lowered to meet the desired value. (5) Adj. is performed in COOL, MEDIUM, WARM 3 modes of color temperature. ▪ If internal pattern is not available, use RF input. In EZ Adj. menu 6.White Balance, you can select one of 2 Test-pattern: ON, OFF. Default is inner(ON). By selecting OFF, you can adjust using RF signal in 216 Gray pattern.

LGE Internal Use Only


EXPLODED VIEW IMPORTANT SAFETY NOTICE

Option

CAM1 AT1 AG1 A22 A2

501

512

510 500

580 200

300

Option

120 511

561

810

820

530

590

560

540

Option

522

521

571

570

121

830

400

710

700

Many electrical and mechanical parts in this chassis have special safety-related characteristics. These parts are identified by in the Schematic Diagram and EXPLODED VIEW. It is essential that these special safety parts should be replaced with the same components as recommended in this manual to prevent X-RADIATION, Shock, Fire, or other Hazards. Do not modify the original design without permission of manufacturer.

Copyright Š LG Electronics. Inc. All rights reserved. Only for training and service purposes

- 23 -

LGE Internal Use Only


System Configuration Clock for LG1154D

NVRAM

EEPROM_ST IC102-*1 M24256-BRMN6TP

+3.3V_NORMAL

E0

MAIN Clock(24Mhz)

E1

X-TAL_1

C101

E2

1

8

8

2

7

3

6

4

5

VCC

WC

SCL

SDA

- Low : Normal Operation - High : Write Protection

VCC

1M

A0

1

Write Protection VSS

R108

1

GND_1

10pF

C103 0.1uF

IC102 R1EX24256BSAS0A

XIN_MAIN

2

7

WP

4

A1

GND_2

X-TAL_2

3

2

C100

EEPROM_RENESAS

24MHz X100

10pF

A2

XO_MAIN VSS

3

A0’h

4

6

5

SCL

SDA

R139

33

I2C_SCL5

R140

33

I2C_SDA5

System Clock for Analog block(24Mhz)

OPT R100

33

R101

33

EPHY_RXD1

EPHY_TXD0

EPHY_RXD0

EPHY_TXD1

EPHY_MDIO

EPHY_EN

EPHY_MDC

EPHY_REFCLK

EMMC_DATA[1]

EMMC_DATA[0]

EMMC_DATA[2]

EMMC_DATA[5]

EMMC_DATA[3]

EMMC_DATA[4]

EMMC_DATA[6]

EMMC_DATA[7]

EMMC_CLK

EMMC_RST

EB_DATA[2]

EB_DATA[0]

EB_DATA[3]

EB_DATA[1]

EB_DATA[4]

EB_DATA[5]

EB_DATA[6]

EB_ADDR[0]

EB_DATA[7]

EB_ADDR[1]

EB_ADDR[2]

EB_ADDR[3]

EB_ADDR[4]

EB_ADDR[5]

EB_ADDR[8]

EB_ADDR[6]

EB_ADDR[7]

EB_ADDR[9]

EB_ADDR[10]

EB_ADDR[11]

EB_ADDR[12]

EB_BE_N0

EB_ADDR[14] EB_ADDR[13]

EB_BE_N1

EB_OE_N

Mhz) Mhz) Mhz) Mhz)

USB_CTL3 EB_WE_N

/USB_OCD2 USB_CTL2 /USB_OCD3

PLL SET[1:0] : internal pull up "00" : CPU(1200Mhz),M0 / M1 DDR(792,792 "01" : CPU(1056Mhz),M0 / M1 DDR(672,672 "10" : CPU(1056Mhz),M0 / M1 DDR(792,792 "11" : CPU( 960Mhz),M0 / M1 DDR(792,792

EMMC_CMD

EMMC_DATA[0-7]

EB_DATA[0-7]

EPHY_CRS_DV

EB_ADDR[0-14]

AL34

GPIO29 GPIO28

B27 AT37

XTAL_BYPASS

GPIO27

H13DA_XTAL

GPIO26

+3.3V_NORMAL

+3.3V_NORMAL

GPIO25

PORES_N

OPM1 3.3K

AU26

AN9 AP11

TCK0

AN11

TDI0

AN10

TDO0

AM10 AM9

Jtag I/F For Main

AM11 AM12 AL11 AL9

PLLSET1

AL10

PLLSET0

AE34

BOOT_MODE

33

W33

R174

33

W34

AU13 AT13

M_REMOTE_TX

AP12

M_REMOTE_RTS M_REMOTE_CTS

AR12

TP109

IRB_SPI_SS IRB_SPI_MOSI IRB_SPI_MISO IRB_SPI_CK

IRB_SPI_SS

AE36

IRB_SPI_MOSI

AF36

IRB_SPI_MISO

AF35

IRB_SPI_CK

AG34 AG33

AR9

SW100 JTP-1127WEM

UART2_TX

AM5

2

UART2_RX

AM6

AMP_RESET_N

AM7 AL6

1

4

3

INSTANT_BOOT

AK7

DEBUG

AK6

SC_DET

AK5

local dimming

AV1_CVBS_DET

AJ5 AJ6

I2C port

COMP1_DET

AJ7

M_RFModule_RESET

AH6

HP_DET

AG7

FRC_RESET

AG6

/TU_RESET1 /S2_RESET

AG5 AF5

VCOM_DYN

AH30

PMIC_RESET

AG30

/RST_HUB

AN33

FE_LNA_Ctrl2

AK33

/TU_RESET2

AE30

HDMI_S/W_RESET

AD30 AN32

FE_LNA_Ctrl1

AK32

HDMI_INT

AC32

R169

3.3K

AC33

R170

3.3K

AB33

AC36 AC37 AB36 AB37 AA36 AA37 AD36 AD37

SPDIF_OUT_ARC HDMI_RX0HDMI_RX0+ HDMI_RX1HDMI_RX1+ HDMI_RX2HDMI_RX2+ HDMI_CLKHDMI_CLK+

R32

SPI_CS1

HUB_PORT_OVER0

SPI_DO1

/USB_OCD1 R33

SPI_DI1

HUB_VBUS_CTRL0

USB_CTL1

SDA4 SCL5 SDA5

non AJ_JA Not Support

HW_OPT_4

GPIO139

I2C_SDA6

SCL4

GPIO138

AH33

GPIO137

I2C_SCL6 Not Support

SDA3

GPIO136

AH34

NC_4

AJ33

I2C_SDA5

SCL3

NC_3

Not Support

SDA2/GPIO77

NC_2

AH32

NC_1

I2C_SDA4

Disable

SCL2/GPIO78

USB3_REFPADCLKP

AR6

USB3_REFPADCLKM

I2C_SCL4

SDA1/GPIO79

USB3_RESREF

AP6

SCL1/GPIO64

USB3_TX0M

AR17

SDA0/GPIO65

USB3_TX0P

AP17

SCL0/GPIO66

USB3_RX0M

Support

PHY0_RXCP_0

SPI_SCLK0/GPIO37

USB3_RX0P

EPI

PHY0_RXCN_0

SPI_DI0/GPIO39

USB3_DM0

MODEL_OPT_10

SPI_DO0/GPIO38

USB3_DP0

AJ_JA

PHY0_RX2P_0

USB2_0_TXRTUNE

OLED option

Area2

SPI_CS0/GPIO36

USB2_0_DM

HW_OPT_3

MODEL_OPT_9

PHY0_RX2N_0

CAM_CE1_N

Pannel Resol

AP16

I2C_SCL2_SOC

FRC option HW_OPT_2

PHY0_RX1P_0

USB2_0_DP

Support

S Tuner

UART1_CTS

USB2_1_TXRTUNE

MODEL_OPT_8

PHY0_RX1N_0

USB2_1_DM0

AR16

I2C_SDA_MICOM_SOC

AREA option1 HW_OPT_1

UART1_RTS

USB2_1_DP0

Support

For ISP

AL32

AE37

PHY0_RX0P_0

USB2_2_TXRTUNE

T2 Tuner

RF_SWITCH_CTL

AL33

HPD0

PHY0_RX0N_0

USB2_2_DM0

AP15

I2C_SCL5 MODEL_OPT_7

HW_OPT_0

Enable

+3.3V_NORMAL

/RST_PHY

AK34

+3.3V_NORMAL

DDCD0_DA

PHY0_ARC_OUT_0

USB2_2_DP0

I2C_SCL1 I2C_SDA1

Default

CP BOX

MODEL_OPT_6

AN34

GPIO0 DDCD0_CK

UART1_TXD

SD_DATA0/GPIO134

Reserved

GPIO1

AF30

AR15

I2C_SDA2_SOC MODEL_OPT_5

GPIO2

UART1_RXD

SD_DATA1/GPIO135

V12

GPIO3

UART0_TXD

SD_DATA2/GPIO120

V13

GPIO4

UART0_RXD

SD_DATA3/GPIO121

Module

EXT_INTR1/GPIO68

SD_WP_N/GPIO122

MODEL_OPT_4

EXT_INTR2/GPIO69

SD_CD_N/GPIO123

NON OLED

EXT_INTR3/GPIO70

SD_CMD/GPIO124

OLED

IC100 LG1154D_H13D

PLLSET0

SD_CLK/GPIO125

EPI 10K R131

AJ_JA R129 10K

DVB_S_TUNER R128 10K

CP_BOX R124 10K

DVB_T2_TUNER R126 10K

OPT 10K R122

V13_MODULE R120 10K

OLED R116 10K

FHD 10K R114

INTERNAL_FRC R112 10K

TAIWAN R110 10K

OLED

GPIO5

PLLSET1

AM32

SPI_SCLK1

I2C_SCL_MICOM_SOC MODEL_OPT_3

TDO1

SC_DATA/GPIO132

UD

GPIO6

SC_RST/GPIO131

No FRC(60Hz)

FHD

GPIO7

TDI1

SC_VCC_SEL/GPIO128

FRC(120Hz)

Panel

GPIO8

TCK1

SC_VCCEN/GPIO129

FRC

MODEL_OPT_2

TMS1

SC_DETECT/GPIO133

MODEL_OPT_1

GPIO9

SC_CLK/GPIO130

Model Option+3.3V_NORMAL

TRST_N1

CAM_IOIS16_N/GPIO83

LOW non Taiwan

GPIO10

CAM_REG_N/GPIO72

HIGH Taiwan

AG32 Area1

TDO0

AE35

AF33

MODEL_OPT_0

GPIO11

CAM_WAIT_N/GPIO84

TP111

GPIO12

TDI0

CAM_VCCEN_N/GPIO87

TP110

GPIO13

TCK0

CAM_INPACK/GPIO74

TP107

TMS0

CAM_RESET

TP100

GPIO14

EXT_INTR0/GPIO67

AT12

M_REMOTE_RX

TP108

TRST_N0

AU12

SOC_RX

C106 33pF 50V

+3.3V_NORMAL

33

R151

SOC_TX

SOC_RESET

TP106

GPIO15

CAM_IREQ_N/GPIO73

TCK0

GPIO16

CAM_VS2_N/GPIO85

TMS0

TP105

GPIO17

H13DA_SDA

CAM_VS1_N/GPIO86

TP104

GPIO18 H13DA_SCL

Y33

R149

W32

TDO0

TP103

GPIO19

BOOT_MODE

EPHY_INT 1/16W 5%

TDI0

R164 33

TRST_N0

TP102

GPIO20

OPM0

AP9

TMS0

TP101

OPM1

AT26

H13A_SCL H13A_SDA

BOOT_MODE0

GPIO21

CAM_CD2_N/GPIO75

R118

AD33

TRST_N0

INSTANT_MODE0

GPIO22/UART2_RX

AD34

OPM0

BOOT_MODE

INSTANT_BOOT

GPIO23/UART2_TX

AU16

SOC_RESET

CAM_CD1_N/GPIO76

3.3K

BOOT MODE "0 : EMMC "1 : TEST MODE

CAM_CE2_N

(internal pull down)

R117

OPT

3.3K

OPT

R150

GPIO24 INSTANT boot MODE "1 : Instant boot "0 : normal

CAM_SLIDE_DET

AM33

3.3K

GPIO30

R103

GPIO31

DEBUG

RMII_RXD0

AR11

AU10

AT10

AT11

RMII_RXD1

RMII_TXD0

RMII_TXD1

RMII_TXEN

AR10 RMII_MDC

AT8

AR8 RMII_MDIO

RMII_CRS_DV

RMII_REF_CLK

AU11

U36

U37 EMMC_DATA0

EMMC_DATA1

EMMC_DATA2

U35 EMMC_DATA3

V36

V35

W36

V37

EMMC_DATA4

EMMC_DATA5

EMMC_DATA7

EMMC_DATA6

T36

Y36

Y37

W35

EMMC_RESETN

EMMC_CMD

EMMC_CLK

A36 EB_DATA0/GPIO114

EB_DATA1/GPIO115

C34 EB_DATA2/GPIO116

B34

A34

EB_DATA3/GPIO117

EB_DATA4/GPIO118

A33

B33

C33 EB_DATA5/GPIO119

EB_DATA6/GPIO104

EB_DATA7/GPIO105

C32 EB_ADDR0/GPIO106

B35 EB_ADDR1/GPIO107

B37

B36 EB_ADDR2/GPIO108

EB_ADDR3/GPIO109

C35

C36

D35 EB_ADDR6/GPIO96

EB_ADDR4/GPIO110

EB_ADDR5/GPIO111

D37

D36 EB_ADDR7/GPIO97

EB_ADDR8/GPIO98

E35 EB_ADDR9/GPIO99

E37

F35

F36

G35

G36

G37

H37

J36

J35

H36

H35

L35

K37

K36

E36

EB_ADDR10/GPIO100

EB_ADDR11/GPIO101

XOUT

EB_ADDR14/GPIO88

XIN

EB_ADDR12/GPIO102

B26

EB_ADDR13/GPIO103

560

EB_BE_N0/GPIO80

R152

EB_ADDR15/GPIO89

XO_MAIN

EB_OE_N/GPIO82

A26

XIN_MAIN

EB_WAIT/GPIO94

OPM1 OPM0

EB_CS0/GPIO90

33

OPT

EB_WE_N/GPIO95

33

R134

EB_BE_N1/GPIO81

OPT R133

EB_CS1/GPIO91

K35

EB_CS3/GPIO93

+3.3V_NORMAL

EB_CS2/GPIO92

OP MODE[1:0] "00" : Normal Mode "01/10/11" : Internal Test mode

AU8

PLLSET1 PLLSET0 OPT

J34

K32

J33

J32

M31

L33

AJ31

L32

P32

P33

N34

R37

R36

N37

N36

P36

P37

AP7

AT7

AU7

K33

M36

M37

K34

L36

L37

C24

D24

E24

D25

E25

B25

C25

A25

V34

V33

V32

T32

U33

T33

H33

D34

H32

D33

G34

F32

G33

G32

E32

E33

TP112

200 1%

Debug

R162

R165 3.3K

12507WS-04L

IR_B_RESET USB3_TX0M

USB3_TX0P

USB3_RX0M

USB3_RX0P

USB3_DM

USB3_DP

P101

+3.3V_NORMAL

IR_B_RESET

0.1uF C105

0.1uF C104

WIFI_DM R161 200 1%

WIFI_DP

USB_DM2 R159 200 1%

USB_DP2

USB2_HUB_IC_IN_DM R157 200 1%

USB2_HUB_IC_IN_DP

Only SMART CARD interface

SMARTCARD_DATA/SD_EMMC_CLK

SMARTCARD_RST/SD_EMMC_DATA[2]

SMARTCARD_VCC/SD_EMMC_CMD

SMARTCARD_DET/SD_EMMC_DATA[3]

CAM_REG_N

CAM_WAIT_N

SMARTCARD_PWR_SEL/SD_EMMC_DATA[1]

I2C for tuner

CI

I2C for tuner

I2C_SDA5

SMARTCARD_CLK/SD_EMMC_DATA[0]

I2C_SDA4 I2C_SCL4

+3.3V_NORMAL

R155 10K

I2C_SDA2_SOC I2C_SCL2_SOC

PCM_RESET

I2C_SCL1 I2C_SDA_MICOM_SOC I2C_SCL_MICOM_SOC

I2C_SCL5

Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

I2C_SCL2_SOC

I2C_SDA1

I2C_SDA6 I2C_SCL6

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

I2C_SDA2_SOC

PCM_5V_CTL

R104

CAM_INPACK_N

I2C_SCL2

I2C_SCL_MICOM_SOC

CAM_IREQ_N

I2C_SDA2

I2C_SDA_MICOM_SOC

R148 3.3K

R147 3.3K

R145 3.3K

R144 3.3K

R143 3.3K

R141 3.3K

R142 3.3K

R137 3.3K

R138 3.3K

R102

R106

R154 10K CI

NON_EPI R132 10K

NON_AJ_JA R130 10K

NON_DVB_S_TUNER R127 10K

NON_CP_BOX R123 10K

NON_DVB_T2_TUNER R125 10K

10K R121

V12_MODULE R119 10K

NON_OLED R115 10K

10K UD R113

R111NO_FRC 10K

NON_TAIWAN R109 10K

EPI selection

KR_PIP R136-*1 1.5K

KR_PIP_NOT R135 3.3K KR_PIP_NOT R136 3.3K

AREA option2

KR_PIP R135-*1 1.5K

HW_OPT_9

R146 3.3K

I2C PULL UP

HW_OPT_10

33 33

CAM_CD2_N

+3.3V_NORMAL

HW_OPT_8 satellite support

R105

/PCM_CE1

+3.3V_NORMAL

T2 support

33 33

I2C_SCL_MICOM

/PCM_CE2

HW_OPT_7

+3.3V_TU

CAM_CD1_N

I2C_SDA_MICOM

+3.3V_TU

CI R153 10K

reserved CP BOX

D32

HW_OPT_5 HW_OPT_6

F34

F33

EPI PANEL version

1 DEBUG

UART2_RX

2

3 AC-coupling CAP Place near by LG1154D UART2_TX

4 5

BSD-NC4_H001-HD 2012-11-14 H13 D CHIP

LGE Internal Use Only


LG1154A

LG1154D

LG1154A IC100 LG1154D_H13D

H13A_NON_BRAZIL

+3.3V_Bypass Cap

IC101 LG1154AN_H13A

VREF_M0_0 VREF_M0_1

VDDC10_13

T17

AVDD10_CVBS

T18

AVDD10_VSB

M8

AVDD10_LLPLL

G10

DVDD10_APLL_1

G11

DVDD10_APLL_2

G12

LTX_VDD

GND_78 GND_79 GND_80 GND_81 GND_82 GND_83 GND_84 GND_85 GND_86

V5 VSS25_REF

VSS25_REF

C3

GND_1

D3

GND_2

D4 D17 E4

GND_4

GND_91

GND_7

F8

GND_8

F9

GND_9

F10

GND_10

F12

GND_11

F13

GND_12

F17

GND_13

F18

GND_14

G4

GND_15

G6

GND_16

G13

GND_17

G14

GND_18

G15

GND_19

G16

GND_20

G17

GND_21

G18

GND_22

H4

GND_23

H5

GND_24

H6

GND_25

H8

GND_26

H9

GND_27

H10

GND_28

H11

GND_89 GND_90

GND_6

F7

GND_88

GND_3 GND_5

F4

GND_87

GND_29

GND_92 GND_93 GND_94 GND_95 GND_96 GND_97 GND_98 GND_99 GND_100 GND_101 GND_102 GND_103 GND_104 GND_105 GND_106 GND_107 GND_108 GND_109 GND_110 GND_111 GND_112 GND_113 GND_114 GND_115

0.1uF

C2974.7uF

C300

C3514.7uF

C2794.7uF

C2554.7uF

VDDC11_10

VDD33_3

VDDC11_11

VDD33_4

VDDC11_12

VDD33_5

VDDC11_13

VDD33_6

VDDC11_14

VDD33_7

VDDC11_15 VDDC11_16 VDDC11_17

0.1uF

AVDD33_USB_1

VDDC11_18

AVDD33_USB_2

VDDC11_19

AVDD33_BT_USB_1

VDDC11_20

AVDD33_BT_USB_2

VDDC11_21

AVDD33_HDMI_1

VDDC11_22

AVDD33_HDMI_2

VDDC11_23 VDDC11_25

C301

VDDC11_26 VDDC11_27

VDD25_LVRX_1

VDDC11_28

VDD25_LVRX_2

VDDC11_29

VTXPHY_VDD25_1

VDDC11_30

VTXPHY_VDD25_2

VDDC11_31

VDD25_DR3PLL

VDDC11_32

M10 M11 M14 M15 M16 N4

VDDC11_33 VDDC11_34

OPT

H15 H16 H17 H18 H19 H20 H21 H22 H23 H24

N5

H25

VDD15_M0_1

C5

+1.1V

C26 C27 D5

N23

D26 E5

P15

E6 E7

P16

E8 E22

P17

E23 E26

P18

F7 F8

R15 T15

F22 F23

+1.1V_VDD

F24 F25

T22

F26 F27

T23

F31

T24

G8

G7 G9

U15

G10 G11

U22

G12

U23

G14

G13 G15

U24

G16 G17

V15

G18

V22

G20

G19 G21

V23

G22

V24

G24

G23 G25

W22

G26 G27

W23

G28

W24

G30

G29 G31

AB15

H9 H26

AB24

H27

AC15

H29

H28 H30

AC24

H31 J7

AD15

J30 J31

AD16

K7 K30

AD17

K31

AD18

L31

L30 M7

AD21

M12 M13

AD22

M14

AD23

M16

M15 M17

AD24

M18 M19

VDDC11_35

M20 M24

VDD15_M0_2

M25 M26

VDD15_M0_3 VDD15_M0_4

M32 M33 M34

VDD15_M0_5 VDD15_M0_6

M30

VDD11_VTXPHY AB14 VTXPHY_VDD11_1

VDD15_M0_7

VTXPHY_VDD11_2

VDD15_M0_8

VTXPHY_VDD11_3

N12 N13

AC14

N14

AD14

N16

N15

VDDC11_XTAL

N17 N18 N19

VDD15_M0_9 VDD15_M0_10

AVDD11_DR3PLL

VDD15_M0_11

AVDD11_DCO

VDD15_M0_12

GPLL_VDD11

P25

N20

AA15

N30

N24

AC26

+1.1V_VDD

N31 N32 N33 P7

VDD15_M0_13

P12

VDD15_M0_14

P14

P13 P19 P20

VDD15_M0_15

P21 P22

VDD15_M0_16

N14

N22

P23 P24

N15

H7

N17

H8

P4

J8

P5

K8

P6

L7

P7

L8

P8

VDDC15_M1

P9

M8 N7

P10

N8

P11

P8

+1.5V_Bypass Cap

P14 P15

R7 R8

P16

T8

R4

U8

R7

+1.5V_DDR

+1.0V_Bypass Cap

R8

VDDC15_M0

VDDC15_M0

V8

VDDC15_M0

W8

R9 +1.0V_VDD

R10

VDD10_XTAL

R11 R12

L230

L211 BLM18PG121SN1D

R13

R16 R17 T4

P31

VDD15_M1_1

R12

VDD15_M1_2

R13

VDD15_M1_3

R16

VDD15_M1_4

R18

VDD15_M1_5

R20

R14 R17 R19 R21 R22

VDD15_M1_6

R23

VDD15_M1_7

R24

VDD15_M1_8

R26

R25 R30

VDD15_M1_9

R34

VDD15_M1_10

T12

VDD15_M1_11

T14

T7 T13 T16 T17

VDD15_M1_12

T18 T19

VDD15_M1_13

T20 T21

VDD15_M1_14

T25

VDD15_M1_15

T26

VDD15_M1_16

T31

T30 T34

VREF_M0_1

U7 U12 U13 U14 U16 U17 U18

R14 R15

VREF_M0_0

P30

T7

BLM18PG121SN1D

OPT

OPT

U19

0.1uF

M12

GND_77

VDD33_2

U20 U21 U25 U26 U30 U31 V7 V12 V13 V14 V16 V17 V18

T8

V19 V20

T9

V21 V25

T10

V26 V30

T11

V31

+1.0V_VDD

W5

T12

W6

VDDC10

T15

+1.5V_DDR

VDDC15_M1

W7

VDDC15_M1

VDDC15_M1

W12 W13

L206 BLM18PG121SN1D

T16 U4

W14 W15

VREF_M1_0

U6 U18 V4 V16

GND_116

L228

W16

VREF_M1_1 H13A_BRAZIL IC101-*1 LG1154AN_H13A_ISDB-T (LG1154AN-IT)

W17 W18 W19 W20 W21 W25

BLM18PG121SN1D

OPT

OPT

P17

0.1uF

VDDC10_12

M9

L200 BLM18PG121SN1D

VDDC15_M0

R202

M7

GND_76

VDDC11_9

1K 1%

VDDC10_11

GND_75

L207 BLM18PG121SN1D

VDD25_AUD

1%

VDDC10_10

L12

M4 M5

+2.5V_Normal

VDD25_LTX

R203

L7

GND_74

+2.5V_Normal

1K

VDDC10_9

GND_73

VDD33_1

C344

GND_72

M3

H14

R302

VDDC10_7 VDDC10_8

K12

VDD10_XTAL

GND_71

M2

1K 1%

K7

VDDC10_6

H12 H13

1%

J12

GND_70

M1

R303

VDDC10_5

J7

+1.5V L201 BLM18PG121SN1D

P18 J17

XIN_SUB XO_SUB

AAD_ADC_SIF

AUDA_VBG_EXT

N18 D18 M17

H18

W26

H17

W30

AAD_ADC_SIFM

VSB_AUX_XIN

M18

1K

H12

GND_69

L18

C310

VDDC10_4

H11

VDD11_VTXPHY

0.1uF

H7

GND_68

L17

0.1uF

VDDC10_3

GND_67

VDDC11_8

H10

+1.1V_VDD

1K 1%

VDDC10_2

G9

L16

C296

G8

GND_66

1005 size bead Bottom side of chip

1K 1%

VDDC10_1

GND_65

VDDC11_7

GPLL_AVDD25

L15

C304

VDD10_XTAL

G7

AD26

OPT

GND_64

R18

VDDC10

GND_63

VSS25_REF

0.1uF

SDRAM_VDDQ_5

VDD10_XTAL

GND_62

L14

C208

SDRAM_VDDQ_4

K16

AF14 N25

R200

K15

GND_61

L13

1%

SDRAM_VDDQ_3

VDD25_XTAL

R201

J16

GND_60

AE14

1K

SDRAM_VDDQ_2

GND_59

L11

L226 BLM15BD121SN1

R300

SDRAM_VDDQ_1

J15

L10

1%

H15

GND_58

XTAL_VDDP

SP_VQPS

AF23

R301

LTX_LVDD_2

GND_57

L9

1K

LTX_LVDD_1

F16

GND_56

VDDC11_6

AE23

0.1uF

VDD25_AAD

F15

L8

0.1uF

M13

GND_55

XTAL_VDD

VDDC11_24

VDD25_LVDS

C206

VDD25_AUD_2

VDDC11_5

R31

C207

VDD25_LTX

GND_54

VDDC11_4

+2.5V

0.1uF

VDD25_AUD_1

N6

L6

0.1uF

M6

GND_53

C308

VDD25_APLL

L5

C298 4.7uF

F14

GND_52

L225 BLM15BD121SN1

L220 BLM18PG121SN1D

L4

AF26

OPT

VDD25_COMP_3

L3

L227 BLM18PG121SN1D

VDD25_REF

AVDD25

C205 4.7uF

VDD25_AUD

GND_51

+2.5V_Normal

L2

C209 4.7uF

VDD25_COMP_2

N9

AF25

0.1uF

VDD25_LTX

L1

C306

N8

GND_50

AK12

VDDC11_XTAL

0.1uF

VDD25_COMP_1

AFE 3CH Power

C303 22uF

N7

GND_49

+1.1V_VDD

K14

C302

VDD25_REF

GND_48

AK11

C299 22uF

VDD25_VSB_2

U5

K13

M23

C307

N13

GND_47

+2.5V_Bypass Cap

K11

0.1uF

VDD25_VSB_1

GND_46

VDDC11_3

M1_DDR_VREF2

M22

4.7uF

VDD25_CVBS_2

N12

K10

C204

N11

GND_45

VDDC11_2

M1_DDR_VREF1

VDD33_8

C202

VDD25_CVBS_1

AF8

K9

0.1uF

GND_44

N10

VDD25_REF

GND_43

AE8

AK25

C288

AVDD33_CVBS_2

AA30

K8

C200 4.7uF

T14

GND_42

Y30

AK24

0.1uF

AVDD33_CVBS_1

M0_DDR_VREF2

M21

K6

C2704.7uF

T13

GND_41

VDDC11_1

P26

AK13

C274

VDD33_XTAL

GND_40

A2

N21 M0_DDR_VREF1

+3.3V

K5

0.1uF

VDD33_11

N16

K4

C246

R6

GND_39

A4

N26

0.1uF

VDD33_10

GND_38

J14

B5

A24

Y1

VDD33

Y5

A27

VDDC11_XTAL VDD25_XTAL

C251

VDD33_9

R5

GND_37

C2424.7uF

VDD33_8

P13

J11

0.1uF

P12

GND_36

J10

C223

VDD33_7

GND_35

J9

C2394.7uF

VDD33_6

J13

J8

C2144.7uF

H13

GND_34

C2114.7uF

VDD33_5

C2164.7uF

G5

GND_33

VREF_M1_1 +1.1V_VDD

L222 BLM18PG121SN1D

J5 J6

VREF_M1_0

AVDD33_CVBS(2)

L216 BLM18PG121SN1D 0.1uF

VDD33_4

GND_32

L209 BLM18PG121SN1D

J4

C218

GND_31

C2754.7uF

GND_30

VDD33_2 VDD33_3

F11

AVDD25

VDD33_1

C2414.7uF

F6

AVDD33_XTAL AVDD33_CVBS

AVDD33_XTAL(1)

H14

F5

0.1uF

E11

+1.1V_Bypass Cap

+3.3V_NORMAL

+3.3V_NORMAL

(2)

0.1uF

AVDD33

C283

+3.3V_NORMAL

C259

AVDD33

IC100 LG1154D_H13D

+0.75V

XTAL_BYPASS

AUDA_OUTL

CLK_24M

AUDA_OUTR

XTAL_SEL0

AUD_SCART_OUTL

XTAL_SEL1

AUD_SCART_OUTR

W31 P2

Y3

N1

Y4

N2

GND_1

GND_185

GND_2

GND_186

GND_3

GND_187

GND_4

GND_188

GND_5

GND_189

GND_6

GND_190

GND_7

GND_191

GND_8

GND_192

GND_9

GND_193

GND_10

GND_194

GND_11

GND_195

GND_12

GND_196

GND_13

GND_197

GND_14

GND_198

GND_15

GND_199

GND_16

GND_200

GND_17

GND_201

GND_18

GND_202

GND_19

GND_203

GND_20

GND_204

GND_21

GND_205

GND_22

GND_206

GND_23

GND_207

GND_24

GND_208

GND_25

GND_209

GND_26

GND_210

GND_27

GND_211

GND_28

GND_212

GND_29

GND_213

GND_30

GND_214

GND_31

GND_215

GND_32

GND_216

GND_33

GND_217

GND_34

GND_218

GND_35

GND_219

GND_36

GND_220

GND_37

GND_221

GND_38

GND_222

GND_39

GND_223

GND_40

GND_224

GND_41

GND_225

GND_42

GND_226

GND_43

GND_227

GND_44

GND_228

GND_45

GND_229

GND_46

GND_230

GND_47

GND_231

GND_48

GND_232

GND_49

GND_233

GND_50

GND_234

GND_51

GND_235

GND_52

GND_236

GND_53

GND_237

GND_54

GND_238

GND_55

GND_239

GND_56

GND_240

GND_57

GND_241

GND_58

GND_242

GND_59

GND_243

GND_60

GND_244

GND_61

GND_245

GND_62

GND_246

GND_63

GND_247

GND_64

GND_248

GND_65

GND_249

GND_66

GND_250

GND_67

GND_251

GND_68

GND_252

GND_69

GND_253

GND_70

GND_254

GND_71

GND_255

GND_72

GND_256

GND_73

GND_257

GND_74

GND_258

GND_75

GND_259

GND_76

GND_260

GND_77

GND_261

GND_78

GND_262

GND_79

GND_263

GND_80

GND_264

GND_81

GND_265

GND_82

GND_266

GND_83

GND_267

GND_84

GND_268

GND_85

GND_269

GND_86

GND_270

GND_87

GND_271

GND_88

GND_272

GND_89

GND_273

GND_90

GND_274

GND_91

GND_275

GND_92

GND_276

GND_93

GND_277

GND_94

GND_278

GND_95

GND_279

GND_96

GND_280

GND_97

GND_281

GND_98

GND_282

GND_99

GND_283

GND_100

GND_284

GND_101

GND_285

GND_102

GND_286

GND_103

GND_287

GND_104

GND_288

GND_105

GND_289

GND_106

GND_290

GND_107

GND_291

GND_108

GND_292

GND_109

GND_293

GND_110

GND_294

GND_111

GND_295

GND_112

GND_296

GND_113

GND_297

GND_114

GND_298

GND_115

GND_299

GND_116

GND_300

GND_117

GND_301

GND_118

GND_302

GND_119

GND_303

GND_120

GND_304

GND_121

GND_305

GND_122

GND_306

GND_123

GND_307

GND_124

GND_308

GND_125

GND_309

GND_126

GND_310

GND_127

GND_311

GND_128

GND_312

GND_129

GND_313

GND_130

GND_314

GND_131

GND_315

GND_132

GND_316

GND_133

GND_317

GND_134

GND_318

GND_135

GND_319

GND_136

GND_320

GND_137

GND_321

GND_138

GND_322

GND_139

GND_323

GND_140

GND_324

GND_141

GND_325

GND_142

GND_326

GND_143

GND_327

GND_144

GND_328

GND_145

GND_329

GND_146

GND_330

GND_147

GND_331

GND_148

GND_332

GND_149

GND_333

GND_150

GND_334

GND_151

GND_335

GND_152

GND_336

GND_153

GND_337

GND_154

GND_338

GND_155

GND_339

GND_156

GND_340

GND_157

GND_341

GND_158

GND_342

GND_159

GND_343

GND_160

GND_344

GND_161

GND_345

GND_162

GND_346

GND_163

GND_347

GND_164

GND_348

GND_165

GND_349

GND_166

GND_350

GND_167

GND_351

GND_168

GND_352

GND_169

GND_353

GND_170

GND_354

GND_171

GND_355

GND_172

GND_356

GND_173

GND_357

GND_174

GND_358

GND_175

GND_359

GND_176

GND_360

GND_177

GND_361

GND_178

GND_362

GND_179

GND_363

GND_180

GND_364

GND_181

GND_365

GND_182

GND_366

GND_183

GND_367

GND_184

GND_368

Y8 Y12 Y13 Y14 Y15 Y16 Y17 Y18 Y19 Y20 Y21 Y22 Y23 Y24 Y25 Y26 Y31 Y35 AA8 AA12 AA13 AA14 AA16 AA17 AA18 AA19 AA20 AA21 AA22 AA23 AA24 AA25 AA26 AA31 AB6 AB8 AB12 AB13 AB16 AB17 AB18 AB19 AB20 AB21 AB22 AB23 AB25 AB26 AB30 AB31 AC8 AC12 AC13 AC16 AC17 AC18 AC19 AC20 AC21 AC22 AC23 AC25 AC30 AC31 AD8 AD12 AD13 AD19 AD20 AD25 AD31 AE12 AE13 AE15 AE16 AE17 AE18 AE19 AE20 AE21 AE22 AE24 AE25 AE26 AE31 AF12 AF13 AF15 AF16 AF17 AF18 AF19 AF20 AF21 AF22 AF24 AF31 AG8 AG31 AH8 AH31 AJ8 AJ30 AK8 AK9 AK10 AK14 AK15 AK16 AK17 AK18 AK19 AK20 AK21 AK22 AK23 AK26 AK27 AK28 AK29 AK30 AK31 AL8 AL12 AL13 AL14 AL15 AL16 AL17 AL18 AL19 AL20 AL21 AL22 AL23 AL24 AL25 AL26 AL27 AL28 AL29 AL30 AL31 AM8 AM13 AM14 AM15 AM16 AM17 AM18 AM19 AM20 AM21 AM22 AM23 AM24 AM25 AM26 AM27 AM28 AM29 AM30 AM31 AN6 AN12 AN13 AN15 AN16 AN17 AN18 AN19 AN20 AN21 AN22 AN23 AN24 AN25 AN26 AN27 AN28 AN29 AN30 AN31

N3 P1 P3

AUAD_L_CH4_IN AUAD_R_CH4_IN

E3 PORES_N

K2

OPM0

AUAD_L_CH2_IN

OPM1

AUAD_R_CH2_IN AUAD_L_CH1_IN

A8 B8

AUAD_L_CH3_IN AUAD_R_CH3_IN

K3

H13A_SCL

AUAD_R_CH1_IN

H13A_SDA

AUAD_R_REF AUAD_M_REF AUAD_L_REF

V15 V13

CVBS_IN3 CVBS_IN2

T1 U2 U3 V2 V3 U1 T3 T2 R3 K17

ANTCON

CVBS_IN1

RFAGC

CVBS_VCM

IFAGC

BUF_OUT1

ADC_I_INCOM

BUF_OUT2

ADC_I_INP

K18 J18 U16

U15 U14

R2

AUAD_REF_PO

U13 V14

R1

U17 V17

ADC_I_INN F3 GPIO0

U7 V6 V7 U10 V12 T5

GND JIG POINT

SMD TOP for EMI

+3.3V_Bypass Cap

+2.5V_Bypass Cap

+3.3V_NORMAL

V8 V9

+2.5V_Normal

+2.5V_Normal VDD33

T6 U8

VDD25_XTAL

(1)

U9

VDD25_LVDS(4)

V10 U11

L234 BLM18PG121SN1D

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

REFB

GPIO2

ADC1_COM

GPIO3

ADC2_COM

GPIO4

ADC3_COM

GPIO5

SC1_SID

GPIO6

SC1_FB

GPIO7

PB1_IN

GPIO8

Y1_IN

GPIO9

SOY1_IN

GPIO10

PR1_IN

GPIO11

PB2_IN

GPIO12

Y2_IN

GPIO13

SOY2_IN

GPIO14

PR2_IN

GPIO15

F2 F1 G3 G2 G1 H3 H2 H1 J3 E18 E17 H16 J2 J1 K1

0.1uF

C3784.7uF

GPIO1

C381

C368

0.1uF

L238 BLM18PG121SN1D C3644.7uF

MDS62110209

C203

NON_LA8600 GASKET_8.0X6.0X8.5H M200

0.1uF

L203 BLM18PG121SN1D C2014.7uF

JP205

JP204

JP203

JP202

V11 U12

REFT

BSD-NC4_H002-HD 2012-12-24 MAIN POWER

11/05/31

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


IC101 LG1154AN_H13A

+3.3V_NORMAL

OP MODE Setting & Select XTAL Input

Clock for H13A

CLK_54M_VTT

INTR_GBB INTR_AFE3CH

+3.3V_NORMAL

IC100 LG1154D_H13D

H13A_NON_BRAZIL

E1

AT16

E2

AU17

D1

AT17

1M

R460 R461 R462

10K

10K

AUD_FS20CLK AUD_FS21CLK

R484 OPT

R441

10K

10K R459

XTAL SEL[1:0] : SW[4:3] 00 => Xtal Input 01 => CLK 24M from H13D 10 => XTAL Bypass from H13D

XOUT_SUB

R482 OPT OPT R483

R481 OPT

X-TAL_1

GND_1 1

2 C427

OP MODE[0:1] : SW[2:1] 00 => Normal Operaiton Mode /T32 Debug Mode 01 => Internal Test Purpose 10 => Internal Test Purpose 11 => Internal Test Purpose

4

3 10pF

1/16W 1%

R466 82

X-TAL_2

DAC_START_PULLDOWN

XIN_SUB

GND_2

10pF C426

24MHz X400

1/16W 1%

MAIN Clock(24Mhz) C404 0.01uF 50V

1/16W 1%

R465 390

R464 1K

INTR_AGPIO

AUD_FS23CLK AUD_FS24CLK AUD_FS25CLK

100 OPM[1] AUD_DAC1_LRCK XTAL_SEL[0]

100

AUD_DAC1_SCK

XTAL_SEL[1]

AUD_DAC1_LRCH AUD_DAC0_SCK AUD_DAC0_LRCH AUD_ADC_LRCK

L408 1uH

R434

AV1_CVBS_IN

100 C424

IC101 H13A_NON_BRAZIL LG1154AN_H13A

AUD_ADC_SCK

0.047uF

L409 1uH

R433

100 C425

XIN_SUB

330P18 J17

R453

0.047uF

AAD_ADC_SIF

XO_SUB VSB_AUX_XIN

C462 150pF EU

R411 75 1%

D18

SC_CVBS_IN_SOY

M18

XTAL_SEL[0] R432

100

C423

M17

XTAL_SEL[1]

0.047uF

10K EU

SCART_FB_DIRECT

EU R436 2.7K

R422 75

R427

33 C419

0.047uF 0.047uF 1000pF

V15

33 C420 33 C421

N2 N3

AUDA_OUTL

BB_TP_DATA7

AUDA_OUTR

BB_TP_DATA6

EU 100 EU 100

P1

R479

SCART_Lout_SOC

BB_TP_DATA5

R480

SCART_Rout_SOC

BB_TP_DATA4

R449

COMP2_PB_IN_SOC COMP2_Y_IN_SOC

0.047uF 1000pF

33 C422 R431

R417 1% 75

R415 1% 75

R413 1% 75

50V 10pF

CVBS_IN2

ANTCON

CVBS_IN1

RFAGC

CVBS_VCM

IFAGC

U15

0.047uF

0.047uF

V7

0.047uF

U10

0.047uF

BUF_OUT1

ADC_I_INCOM

BUF_OUT2

ADC_I_INP

T5 T6 U8

COMP1_PB_IN_SOC

V8

COMP1_Y_IN_SOC

V9

COMP1_Y_IN_SOC_SOY

U9

COMP1_PR_IN_SOC

V10

COMP2_PB_IN_SOC

U11

COMP2_Y_IN_SOC

V11

COMP2_Y_IN_SOC_SOY

Near Place Scart AMP

GPIO0

V12

SC_FB_SOC

COMP2_PR_IN_SOC

EU R442 22K

AUAD_R_CH3_IN

U2

AUAD_L_CH2_IN

U3

U12

COMP2_PR_IN_SOC

BB_TP_DATA2 BB_TP_DATA1

EU

CVBS_GC2 CVBS_GC1

V3

CVBS_GC0

U1

AUAD_R_REF

T3

CVBS_UP

AUAD_M_REF

T2

REFT

GPIO1

REFB

GPIO2

ADC1_COM

GPIO3

ADC2_COM

GPIO4

ADC3_COM

GPIO5

SC1_SID

GPIO6

SC1_FB

GPIO7

PB1_IN

GPIO8

Y1_IN

GPIO9

SOY1_IN

GPIO10

PR1_IN

GPIO11

PB2_IN

GPIO12

Y2_IN

GPIO13

SOY2_IN

GPIO14

PR2_IN

GPIO15

Close to IC4300

AUAD_REF_PO

FS00CLK AUDCLK_OUT NON_TU_W_BR/TW/CO R487

K18 J18

DAC_START

IF_AGC C454

ADC_I_INP

V17

DAC_DATA4

C459 0.1uF TU_W_BR/TW/CO

0.1uF

U17

DAC_DATA3 DAC_DATA2 DAC_DATA1

ADC_I_INN

DAC_DATA0

HW_OPT_0

F2

AAD_GC4 TU_W_BR/TW/CO

HW_OPT_1

F1

AAD_GC3

R487-*1

HW_OPT_2

G3

AAD_GC2

HW_OPT_3

G2

AAD_GC1 10K

HW_OPT_4

G1

AU36

A2

AT20

HW_OPT_6

H2 H1 J3 E18 E17 H16

AAD_DATA9

HW_OPT_7

AAD_DATA8

HW_OPT_8

AAD_DATA7

HW_OPT_9

AAD_DATA6

HW_OPT_10

AAD_DATA5

MHL_ON_OFF

AAD_DATA4 AAD_DATA3

J2

AAD_DATA2

J1

AAD_DATA1

K1

STPI0_ERR/GPIO44 AUD_FS20CLK

STPI0_DATA/GPIO43

AUD_FS21CLK

STPI1_CLK/GPIO42

AUD_FS23CLK

STPI1_SOP/GPIO41

AUD_FS24CLK

STPI1_VAL/GPIO40

AUD_FS25CLK

STPI1_ERR/GPIO55

SC_FB_BUF

AAD_DATA0

B2

AU20

B1

AT19

C2

AU19

C1

AT18

D2

AU18

B4

AU22

A3

AT21

B3

AU21

10K

TP_DVB_SOP TP_DVB_VAL

AUD_DAC1_SCK

TP_DVB_ERR

AUD_DAC1_LRCH

TP_DVB_DATA0

AUD_DAC0_LRCK

TP_DVB_DATA1

AUD_DAC0_SCK

TP_DVB_DATA2

AUD_DAC0_LRCH

TP_DVB_DATA3

AUD_ADC_LRCK

TP_DVB_DATA4

AUD_ADC_SCK

TP_DVB_DATA5

AUD_ADC_LRCH

TP_DVB_DATA6

AU25

E8

AP23

D8

AR23

C8

AP22

E7

AR22

D7

AP21

C7

AR21

E6

AP20

D6

AR20

C6

AP19

E5

AR19

D5

AP18

C5

AR18

CLK_54M_VTT R467 82

BB_SCL

HSR_AP0 HSR_AM0

Placed as close as possible to IC4300

HSR_BP0 +3.3V_NORMAL

HSR_BM0 L407

HSR_CM0 OPT C447 1uF 25V

1% IC400 MM1756DURE

10K 1%

C412 0.1uF

4.7uF

1%

R421

5

2

4

3

GND

1/16W 1%

TPI_CLK

BB_TPI_CLK

TPI_SOP

BB_TPI_ERR

TPI_VAL

BB_TPI_SOP

TPI_ERR

BB_TPI_VAL

TPI_DATA0

BB_TPI_DATA7

TPI_DATA1

BB_TPI_DATA6

TPI_DATA2

BB_TPI_DATA5

TPI_DATA3

BB_TPI_DATA4

TPI_DATA4

BB_TPI_DATA3

TPI_DATA5

BB_TPI_DATA2

TPI_DATA6

BB_TPI_DATA1

TPI_DATA7 TPIO_CLK/GPIO53

AU28

C9

AR24

B9

AU27

A9

AT27

D9

AP24

E9

AR25

Close to LG1154A B11 R492 330 A11 R407 330

AU29 AT29 DAC_START_PULLDOWN

D11

AP27

C11

AR27

E10

AP26

D10

AR26

C10

AP25

A10 R451

AT28

330

D13

AR30

C13

AP29

E12

AR29

D12

AP28

C12

AR28

CLK_54M

TPIO_SOP/GPIO52

CVBS_GC2

TPIO_VAL/GPIO51

CVBS_GC1

TPIO_ERR/GPIO50

CVBS_GC0

TPIO_DATA0/GPIO58

CVBS_UP

TPIO_DATA1/GPIO59

CVBS_DN

TPIO_DATA2/GPIO60 TPIO_DATA3/GPIO61

FS00CLK

TPIO_DATA4/GPIO62

H13A_AUDCLK_OUT

TPIO_DATA5/GPIO63 TPIO_DATA6/GPIO48

DAC_START

4.7uF

AUAD_L_CH2_IN

10K 1%

C435

27K

4.7uF

R440

E16

AR35

D16

AP34

C16

AR34 AP33

E15 D15

AR33

C15

AP32

E14

AR32

D14

AP31

C14

AR31

E13

AP30

B18

AT36

A12

AT30

DAC_DATA3

AUDCLK_OUT

DAC_DATA2

DACLRCH

DAC_DATA1

DACSLRCH/GPIO127

DAC_DATA0

PCMI3SCK/GPIO112 DACSCK

AAD_GC4

DACLRCK

AAD_GC3

PCMI3LRCK/GPIO113

AAD_GC2

PCMI3LRCH

AAD_GC1

DACCLFCH/GPIO126

AAD_GC0

IEC958OUT DACSUBMCLK

AAD_DATA9

DACSUBLRCH

AAD_DATA8

DACSUBSCK

AAD_DATA7

DACSUBLRCK

AAD_DATA6

TEST1

AAD_DATA5

TEST2

AAD_DATA4

C455 10uF

HSR_DP0 1% R457 51K

HSR_DM0 HSR_EP0

TX0N

AAD_DATA2

TX0P

AAD_DATA1

TX1N

AAD_DATA0

TX1P

AAD_DATAEN

TX2N TX2P

100K R408 EU

L/DIM0_VS L/DIM0_SCLK

AUAD_M_REF

SCART_FB_BUFFER R446 4.7K

100K R409 EU

C406

SCART_Rout_SOC

2.2uF 10V

SCART_FB_BUFFER R401 SC_FB 470 B

L/DIM0_MOSI 1% R458 47K

AUDA_OUTL R430 22K

C400 0.01uF

R445 22K

C401 0.01uF

1/16W 5%

R6451 100 AUDA_OUTR

HP_ROUT_MAIN

SCART_FB_BUFFER 1K R406

R6450 100 HP_LOUT_MAIN

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

A15

AT33

B15

AU33

A16

AT34

B16

AU34

A17

AT35

B17

AU35

AU15

R402

33

AN5

R405

33

AR14

R400

33

AP14 AN14 AP13

HSR_AM

TX4P

HSR_BP

TX5N

HSR_BM

TX5P

HSR_CP

TX6N

HSR_CM

TX6P

HSR_CLKP

TX7N

HSR_CLKM

TX7P

HSR_DP

TX8N

HSR_DM

TX8P

HSR_EP

TX9N

HSR_EM

TX9P TX10N

AUD_HPDRV_LRCH

TX10P

AUD_HPDRV_LRCK

TX11N

AUD_HPDRV_SCK

TX11P TX12N

FRC_LR_O_SYNC_FLAG

0.01uF

PWM1

AF7

PWM2

AD7

BPL_IN EO_SOC

51

0.01uF

GST_SOC DPM

AFE 3CH REF Setting

L406 OPT

MCLK_SOC GCLK_SOC

TX13N

DIM0_MOSI

TX13P

DIM1_SCLK

TX14N

DIM1_MOSI

TX14P TX15N

AE6

PWM0

TX15P

PWM1

TX16N

PWM2

TX16P

PWM_IN

TX17N TX17P

AN8 AP8 AR7 AN7

EPI_EO

TX18N

EPI_VST

TX18P

EPI_DPM

TX19N

EPI_MCLK

TX19P

EPI_GCLK

TX20N TX20P

IF_P

TX21N Placed as close as possible to IC4300

TX21P TX22N

C444 REFT

TX22P

0.1uF HP_OUT L400 BLM18PG121SN1D HP_LOUT_AMP

TX23N C446 0.1uF

HP_OUT L401 BLM18PG121SN1D HP_OUT C407 0.22uF 10V

HP_LOUT HP_ROUT_AMP

FE_DEMOD3_TS_VAL

AG35

FE_DEMOD3_TS_ERROR

AG36

FE_DEMOD3_TS_DATA FE_DEMOD1_TS_CLK

AL36

FE_DEMOD1_TS_SYNC

AL35 AL37

FE_DEMOD1_TS_VAL

AM35

FE_DEMOD1_TS_ERROR FE_DEMOD1_TS_DATA[0]

AN36

FE_DEMOD1_TS_DATA[1]

AN37

FE_DEMOD1_TS_DATA[2]

AN35

FE_DEMOD1_TS_DATA[3]

AP37

FE_DEMOD1_TS_DATA[4]

AP36

FE_DEMOD1_TS_DATA[5]

AR37

FE_DEMOD1_TS_DATA[6]

AR36

FE_DEMOD1_TS_DATA[7]

B29 B28 C28 B32

FE_DEMOD1_TS_DATA[0-7]

TPI_CLK TPI_SOP

TPI_ERR

TP402

TPI_VAL TPI_ERR

TPI_DATA[0-7]

TPI_DATA[0]

C31

TPI_DATA[1]

B31

TPI_DATA[2]

A31

TPI_DATA[3]

C30

TPI_DATA[4]

A30

TPI_DATA[5]

B30

TPI_DATA[6]

C29

TPI_DATA[7]

D30

TPO_CLK

D31

TPO_SOP

F30

TPO_VAL

TPO_ERR TP400

TPO_ERR

E31 E30

TPO_DATA[0]

F29

TPO_DATA[1]

E29

TPO_DATA[2]

TPO_DATA[0-7]

TPO_DATA[3]

F28 E28

TPO_DATA[4]

D28

TPO_DATA[5]

E27

TPO_DATA[6] TPO_DATA[7]

D27 AD5

R495

100

AD6

R496

100

Y7 AC6

R497

100

AC5

R498

100

FRC_FLASH_WP AUD_SCK AUD_LRCK

AA6

C411 10pF 50V OPT

AB7 AB5 AU14

SPDIF_OUT

AA32 AA34 AA33 AB34 AE32

33

R493

AE33

33

R494

AU6 AT5

+3.3V_NORMAL

TXB4N/TX0N TXB4P/TX0P TXB3N/TX1N

AU5 AT4 AU4 AU3 AU2 AT2 AT1 AR4 AR3 AP1

TXB3P/TX1P TXBCLKN/TX2N TXBCLKP/TX2P TXB2N/TX3N TXB2P/TX3P TXB1N/TX4N TXB1P/TX4P TXB0N/TX5N TXB0P/TX5P TXA4N/TX6N

AP2 AP4 AP3 AN4 AN3

TXA4P/TX6P TXA3N/TX7N TXA3P/TX7P TXACLKN/TX8N TXACLKP/TX8P

AM4 AM3 AL4 AL3 AK1 AK2 AK4 AK3

AJ3 AH4 AH3 AG4 AG3 AF1 AF2 AF4 AF3 AE4 AE3 AD4 AD3 AC4 AC3 AB1 AB2 AB4 AB3 AA4 AA3 AR5

TX_LOCKN

REFB

AUD_MASTER_CLK AUD_LRCH

Y6

TX23P

Must be used

C445 HP_OUT C409 0.22uF 10V

FE_DEMOD3_TS_SYNC

AH36

AJ4

DIM0_SCLK

C438

Placed as close as possible to IC100

FE_DEMOD3_TS_CLK

AH37

TX12P

L_VSOUT_LD

AF6

DPM

SC_FB_BUF

MMBT3904(NXP) Q400 E SCART_FB_BUFFER

AU32

C456 4.7uF 10V

C437

51 NON_TU_W_BR/TW C436 22pF NON_TU_BR/TW R444

Tuner IF Filter C

AT32

B14

TX4N

AP5

ADC_I_INP

1/16W 1%

2.2uF 10V

AU31

A14

AT15

IF_N

+3.3V_NORMAL

SCART_Lout_SOC EU

B13

TX3P

AC7

10K 1%

To ADC EU

AT31

NC

EU

ADC_I_INN

C403

AU30

A13

TX3N

HSR_AP

AT14

TU_W_BR/TW TU_W_BR/TW TU_W_BR/TW R444-*1 R443-*1 C436-*1 100pF 220 220

SCART_Lout

B12

HSR_EM0

C448 OPT 4.7uF 10V

NON_TU_BR/TW R443

HSR_CLKM0

FE_DEMOD2_TS_DATA

AH35

AT6

AAD_DATA3

ADCO_OUT_CLK

AUAD_R_REF

AUAD_R_CH2_IN

+12V

HSR_CLKP0

FE_DEMOD2_TS_ERROR

AJ36

TPIO_DATA7/GPIO49

DAC_DATA4

AP35

BIAS

C413

C434 R439

1%

COMP1/AV1/DVI_R_IN

EU

DTV/MNT_V_OUT 27K

AUAD_L_REF

DTV/MNT_V_OUT_SOC

OUT

R420

1

10K 1% PS

COMP1/AV1/DVI_L_IN

6

IN

4.7uF

R438

VCC

AUAD_R_CH3_IN

OPT R454 2

C433

27K

EU

1% R419

SC_R_IN

1% R455 51K

47K R456 1%

R437

AUAD_L_CH3_IN

EU

1/10W 5%

4.7uF

C414 0.1uF

SC_L_IN

C432

27K

4.7uF C449

AUAD_REF_PO R418

HSR_CP0

FE_DEMOD2_TS_VAL

AJ35

A28

BB_SDA

BB_TPI_DATA0

ADCO_OUT_CLK

+2.5V_Normal

FE_DEMOD2_TS_SYNC

AK37

TP_DVB_DATA7

AT25

B7

TP_DVB_CLK

AUD_DAC1_LRCK

R6006 EU

FE_DEMOD2_TS_CLK

AK36

AM36 AUD_HDMI_MCLK

C17

AUDIO IN

100K R403 EU

C18

AAD_GC0

HW_OPT_5

H3

STPI0_VAL/GPIO45

STPI1_DATA/GPIO54

AAD_DATAEN

SCART_AMP_L_FB

100K R404 EU

C4

CVBS_DN

AUAD_L_REF

R3

EU

1uF 25V 10K R6005 C6001

SCART_Rout

AT22

A4

B10 CLK_F54M

SCART_AMP_R_FB 25V 1uF C6006

AU23

BB_TP_DATA0

AUAD_R_CH2_IN

V2

F3

68 C441

SC_ID_SOC

COMP2_Y_IN_SOC_SOY

AUAD_L_CH3_IN

T1

ADC_I_INN

68 C440 68 C442

R2

U16

U14

V6

REFB

R1

BB_TP_DATA3

K17

U7

R448

0.047uF

C429 C431

AUAD_R_REF

BB_TP_SOP

0

C439 100pF 50V

OPT

COMP1_PR_IN_SOC

R447

COMP1_Y

50V 10pF C470

H13A_SDA

CVBS_IN3

0.047uF V13

REFT

R429

C430

AUAD_R_CH1_IN

Placed as close as possible to SOC

COMP1_Pb

50V 10pF

2.2uF

BB_TP_VAL

N1

AUAD_REF_PO

V14

DTV/MNT_V_OUT_SOC

COMP1_Y_IN_SOC_SOY

EU

EU 1% 75 R412

R414 1% 75 EU R416 1% 75

OPT 50V 10pF

C473

OPT 50V 10pF C474

C472

OPT 50V 10pF

AUAD_R_CH2_IN

H13A_SCL

U13

C443 R450 68

COMP1_PB_IN_SOC COMP1_Y_IN_SOC

0.047uF

AT23

B5

STPI0_SOP/GPIO46

INTR_AGPIO

I2S_I/F

R425

33 C417 33 C418

R428

D406

OPM1

AUAD_L_REF

TU_CVBS_SOC

D403

AUAD_L_CH2_IN AUAD_L_CH1_IN

B8

SC_CVBS_IN_SOC

5.5V

AUAD_R_CH3_IN OPM0

AUAD_M_REF

C428

D401

AUAD_L_CH3_IN

A8

H13A_SDA

SC_G SC_CVBS_IN_SOY

5.5V

AUAD_R_CH4_IN

K2

H13A_SCL

NON_EU R436-*1 0

R424

5.5V

AUD_SCART_OUTR

K3

AV1_CVBS_IN_SOC

EU

AUD_SCART_OUTL

XTAL_SEL1

PORES_N

OPM[1]

SC_ID_SOC

SC_B

COMP1_Pr

XTAL_SEL0

E3

OPM[0]

SC_FB_SOC

SC_R

AUDA_OUTR

BB_TP_CLK BB_TP_ERR

C458 EU C460

SCART_FB_DIRECT R423 100

0

AUDA_OUTL

CLK_24M

AUAD_L_CH4_IN

SC_FB

NON_EU R422-*1

XTAL_BYPASS

C453

TUNER_SIF C457 1000pF OPT

P3

SOC_RESET

R435

0.1uF 10uF

TU_CVBS_SOC

C402 150pF 50V OPT

SC_ID

0.1uF

C451 C452

EU R426 22K

TU_CVBS

AUDA_VBG_EXT

N18

EU

EU

C450

H17 P2

SC_CVBS_IN_SOC C408 150pF 50V EU

H18 AAD_ADC_SIFM

0.01uF

P17

XIN_SUB XOUT_SUB

BB_SDA

EU

R410 75 1%

SC_CVBS_IN

A5

A7 BB_SCL

0.01uF

C410 150pF

AU24

AUD_ADC_LRCH

AV1_CVBS_IN_SOC C405 150pF 50V

5.5V D404

B6

AUD_HDMI_MCLK

OPM[0]

100 100

AUD_DAC0_LRCK

Place SOC Side

AT24

STPI0_CLK/GPIO47

INTR_AFE3CH

AUDCLK_OUT_SUB

FOR EMI

Place JACK Side

A6

AK35 INTR_GBB

TXA2N/TX9N TXA2P/TX9P TXA1N/TX10N TXA1P/TX10P TXA0N/TX11N

H13 Ball Name

TXA0P/TX11P

EPI Output

TXB2N

TXD4N/TX12N

TXB2P

TXD4P/TX12P

TXB1N

TXD3N/TX13N

TXB1P TXB0N

TXD3P/TX13P

TXB0P

TXDCLKP/TX14P

TXA4N TXA4P TXACLKN

TXD2N/TX15N

TXACLKP

TXD1P/TX16P

TXA1N

TXD0N/TX17N

TXA1P

TXD0P/TX17P

TXDCLKN/TX14N

TXD2P/TX15P TXD1N/TX16N

TXC4N TXC4P TXC3N TXC3P TXCCLKN TXCCLKP TXC2N TXC2P TXC1N TXC1P TXC0N TXC0P EPI_LOCK6

0.1uF

HP_ROUT

DIMMING Place at JACK SIDE PWM_DIM2

R490

100

PWM_DIM

R489

100

LG1154A

LG1154D

PWM1 PWM2

BSD-NC4_H004-HD 2012-11-13 MAIN AUDIO/VIDEO

LGE Internal Use Only


IC100 LG1154D_H13D

F15 M0_DDR_A[0] M0_DDR_A[1] M0_DDR_A[2] M0_DDR_A[3] M0_DDR_A[4] M0_DDR_A[5] M0_DDR_A[6] M0_DDR_A[7] M0_DDR_A[8] M0_DDR_A[9] M0_DDR_A[10] M0_DDR_A[11] M0_DDR_A[12] M0_DDR_A[13] M0_DDR_A[14]

M0_DDR_A0

F13

M0_DDR_A1

F17

M0_DDR_A2

F19

M0_DDR_A3

E10

M0_DDR_A4

E18

M0_DDR_A5

E11

M0_DDR_A6

F18

DDR_SAMSUNG IC500 K4B4G1646B-HCK0

M0_DDR_A7

F11

M0_DDR_A8

F16

M0_DDR_A9

E9

VDDC15_M0

M0_DDR_CKE

M0_DDR_A10

E12

N2 P8

M0_DDR_A12

E16 F14

R541

R520

M0_DDR_A13 M0_DDR_A14

F12

M0_DDR_A0

10K

10K

M0_DDR_A1 M0_DDR_A2

M0_DDR_RESET_N

M0_DDR_A15

M0_DDR_A3 E19 M0_DDR_BA[1]

F10 E15

M0_DDR_BA0

M0_DDR_A4

M0_DDR_BA1

M0_DDR_A5 M0_DDR_A6

M0_U_CLK

M0_D_CLK

M0_DDR_BA2

M0_DDR_BA[2]

M0_DDR_U_CLKN M0_DDR_D_CLK M0_DDR_D_CLKN

M0_U_CLK

A10

M0_U_CLKN

A19

100 R535

B10

100 R519

M0_DDR_A7 M0_DDR_U_CLK

M0_D_CLK M0_D_CLKN

B19 E14

M0_DDR_A8 M0_DDR_A9 M0_DDR_A10

M0_U_CLKN

M0_D_CLKN

M0_DDR_A11 M0_DDR_A12

M0_DDR_CKE

M0_DDR_CKE

M0_DDR_A13 F21 M0_DDR_ODT M0_DDR_RASN M0_DDR_CASN

E21 E20

M0_DDR_ODT

M0_DDR_A14

M0_DDR_RASN

M0_DDR_A15

M0_DDR_CASN

F20

M0_DDR_BA0

M0_DDR_WEN

M0_DDR_WEN

M0_DDR_BA1 E17 F9 M0_DDR_ZQCAL

VDDC15_M0

M0_DDR_RESET_N

M0_DDR_RESET_N

R500

240

M0_DDR_BA2

VDDC15_M0 M0_1_DDR_VREFCA

M0_DDR_VREFCA

1%

M0_DDR_DQ[10] M0_DDR_DQ[11] M0_DDR_DQ[12] M0_DDR_DQ[13] M0_DDR_DQ[14] M0_DDR_DQ[15] M0_DDR_DQ[16] M0_DDR_DQ[17] M0_DDR_DQ[18] M0_DDR_DQ[19] M0_DDR_DQ[20] M0_DDR_DQ[21] M0_DDR_DQ[22] M0_DDR_DQ[23] M0_DDR_DQ[24] M0_DDR_DQ[25] M0_DDR_DQ[26] M0_DDR_DQ[27] M0_DDR_DQ[28] M0_DDR_DQ[29] M0_DDR_DQ[30]

R536

1K 1%

0.1uF

1% R537

1K

C512

M0_DDR_DQS1

M0_DDR_DQ0

C15

M0_DDR_DQS_N1

M0_DDR_DQ1

C23

VDDC15_M0

M0_DDR_DQ2

D16

VDDC15_M0 M0_DDR_DM0

M0_DDR_DQ3

B24

M0_DDR_DQ4

B15

M0_DDR_DQ5

D23

M0_DDR_DQ6

A15

M0_DDR_DQ7

C16 D21 D17

M0_DDR_DQ3

M0_DDR_DQ13

C17

M0_DDR_DQ1

M0_DDR_DQ9

M0_DDR_DQ12

C21

M0_DDR_DQ0 M0_DDR_DQ2

M0_DDR_DQ11

C18

M0_DDR_DM1

M0_DDR_DQ8 M0_DDR_DQ10

C22

M0_1_DDR_VREFDQ

M0_DDR_VREFDQ

0.1uF

M0_DDR_DQ[8] M0_DDR_DQ[9]

N2 P8 P2 R8 R2 T8 R3 L7 R7 N7 T3 T7 M7

A1

M3

M0_DDR_DQ4 M0_DDR_DQ5 M0_DDR_DQ6 M0_DDR_DQ7

M0_DDR_DQ14

D20 C13 D7 D13 C6 D14 D6 C14 A5

VREFCA

K1 J3 K3 L3

H1 VREFDQ

A2

H1

A3

VREFDQ

P7

A4

J3

VDDC15_M0

A5

L8

A6

K3 L3

A9

VDD_1

A10/AP

VDD_2

A11

VDD_3

A12/BC

VDD_4

A13

VDD_5

A14

VDD_6

A15

VDD_7

BA0

VDD_9

VDD_8

R542

VDDQ_2 VDDQ_3

CKE

VDDQ_4

CS

VDDQ_6

VDDQ_5 VDDQ_7

ODT RAS

VDDQ_8

CAS

VDDQ_9 NC_1 NC_2

RESET

A10/AP

VDD_2

A11

VDD_3

A12/BC

VDD_4

A13

VDD_5

A14

VDD_6

A15

VDD_7 VDD_8

BA0

M0_DDR_A2

D2

M0_DDR_A3

E9 F1 H2 H9

M0_DDR_A4

J9

M0_DDR_A5

L1 L9

M0_DDR_A6 A9

C7 B7

B2 VDD_1

A8 C1 C9

DQSL

VSS_1

DQSU

VSS_2 VSS_3

E7

A9

M0_DDR_A1

DQSL

DQSU

A8

R9

NC_4

F3 G3

M0_DDR_A0

J1

T2

240 1%

K8 N1 N9 R1

A1 VDDQ_1

CK CK

NC_3

A7

D9 G7 K2

BA1

WE

ZQ

D3

VSS_4

DML DMU

VSS_5

DQL0

VSS_7

VSS_6

E3

D9

F7 F2 F8 H3

G7

H8 G2 H7

K2

VSS_8

DQL1 DQL2

VSS_9

DQL3

VSS_10

DQL4

VSS_11

DQL5

VSS_12

K8 N1

A2

C2 A7 B8 A3

M0_DDR_A7

J2

M0_DDR_A8

J8 M1 M9

M0_DDR_A9

P1 P9 T1 T9

M0_DDR_A10

B1 VSSQ_1

D7 C3

B3 E1 G8

DQL6 DQL7

C8

DQU0

VSSQ_2

DQU1

VSSQ_3 VSSQ_4

DQU2 DQU3

VSSQ_5

DQU4

VSSQ_6 VSSQ_7

DQU5 DQU6

VSSQ_8

DQU7

VSSQ_9

M0_DDR_A11

B9 D1 D8

M0_DDR_A12

E2 E8 F9 G1

M0_DDR_A13

G9

N9

M0_DDR_A14

R1

M0_DDR_A15 M0_DDR_BA0

BA1

M0_DDR_BA1 A1 VDDQ_1 VDDQ_2

CK

VDDQ_3

CKE

VDDQ_4 VDDQ_5

CS

VDDQ_6

ODT

VDDQ_7

RAS

VDDQ_8

CAS

M0_DDR_BA2

C1

M0_U_CLK

C9

M0_U_CLKN

D2

M0_DDR_CKE

NC_2

H2

C534

0.1uF

M0_DDR_ODT

H9

C535

0.1uF

M0_DDR_RASN M0_DDR_WEN

L1

M0_DDR_RESET_N

M0_DDR_DQ15

M0_DDR_DQ8

M0_DDR_DQ16 M0_DDR_DQ17

M0_DDR_DQ10

M0_DDR_DQ18

M0_DDR_DQ11

M0_DDR_DQ19

M0_DDR_DQ12

M0_DDR_DQ20

M0_DDR_DQ13

M0_DDR_DQ21

M0_DDR_DQ14

M0_DDR_DQ22

M0_DDR_DQ15

M0_DDR_DQ9

DQSU

VSS_1

DQSU

VSS_2 VSS_3

DML

VSS_4

DMU

VSS_5 VSS_6

E3 F2 F8 H3 H8 G2 H7

DQL0

VSS_7

DQL1

VSS_8

DQL2

VSS_9

DQL3

VSS_10

DQL4

VSS_11

DQL5

VSS_12

C2 A7 A2 B8 A3

M0_DDR_DQS3

E1

M0_DDR_DQS_N3

J2

M0_DDR_DM2

J8

M0_DDR_DM3

M8

N2

H1

A3

P8

A0

A3

M3

A6

A10/AP

R8 R2

L8

R3

A13 A14

VDD_1 VDD_2

A11

N7

VDD_3

A12/BC

T3

VDD_4

A13

T7

VDD_5 VDD_6

A14

M7

A15

VDD_7 VDD_8

M2 BA0

N8

VDD_5 VDD_6 VDD_7 VDD_8

BA0

D9 G7 K2 K8 N1 N9 R1 R9

VDD_9

BA1 A1 VDDQ_1 CK

VDDQ_2

CK

VDDQ_3

CKE

VDDQ_4 VDDQ_5

CS

VDDQ_6

ODT

VDDQ_7

RAS

VDDQ_8

CAS

VDDQ_9

WE T2 RESET

A8 C1 C9 D2 E9 F1 H2 H9 J1

NC_1 NC_2 NC_3

J9 L1 L9

NC_4

F3 DQSL DQSL

A10/AP

R7

K3 L3

G3

A9

L7

K1 J3

240 1%

A8

VDD_2 VDD_3 VDD_4

L2

R544

ZQ

A7

T8

K9

VDDC15_M0

A6

B2 VDD_1

A11 A12/BC

J7 K7

A5

L8 ZQ

A7 A8 A9

BA2

A4

P2

H1 VREFDQ

A4 A5

M2 N8

VREFDQ

VREFCA

A1 A2

A15

B2

C7

D9

E7

B7

D3

A9 DQSU

VSS_2 VSS_4

VSS_3 DMU

VSS_5

DQL0

VSS_7

VSS_6

E3

G7

F7 F2 F8

K2

H3

K8

H7

H8 G2

VSS_1

DQSU DML

DQL1 DQL2

VSS_8 VSS_9

DQL3

VSS_10

DQL4

VSS_11

DQL5

VSS_12

C8 C2 A7

N9

A2 B8 A3

J2 J8 M1 M9 P1 P9 T1 T9

B1 VSSQ_1

D7 C3

N1

B3 E1 G8

DQL6 DQL7 DQU0

VSSQ_2

DQU1

VSSQ_3

DQU2

VSSQ_4

DQU3

VSSQ_5

DQU4

VSSQ_6

DQU5

VSSQ_7

DQU6

VSSQ_8

DQU7

VSSQ_9

B9 D1 D8 E2 E8 F9 G1 G9

R1 R9

VDD_9

BA1

M3

BA2

A1 VDDQ_1

J7 K7 K9

CK

VDDQ_2

CK

VDDQ_3

CKE

VDDQ_4 VDDQ_5

K1 J3 K3 L3

CS

VDDQ_6

ODT

VDDQ_7

RAS

VDDQ_8

CAS

VDDQ_9

WE

A8 C1 C9 D2 E9 F1 H2

C566

0.1uF

H9

C567

0.1uF

J1 NC_1

T2 RESET

NC_2

J9 L1 L9

NC_4

F3 DQSL

G3

DQSL

M9

M0_DDR_DQ16

P1

M0_DDR_DQ17

P9

M0_DDR_DQ18

T1

M0_DDR_DQ19

T9

M0_DDR_DQ20 M0_DDR_DQ22

B1 VSSQ_1

DQU0

VSSQ_2

DQU1

VSSQ_3

DQU2

VSSQ_4

DQU3

VSSQ_5

DQU4

VSSQ_6

DQU5

VSSQ_7

DQU6

VSSQ_8

DQU7

VSSQ_9

C7

A9

B7

DQSU

VSS_1

DQSU

VSS_2 VSS_3

E7 D3

DML

VSS_4

DMU

VSS_5

M1

M0_DDR_DQ23

VSS_6

E3 F7 F2 F8 H3 H8 G2

DQL0

VSS_7

DQL1

VSS_8

DQL2

VSS_9

DQL3

VSS_10

DQL4

VSS_11

DQL5

VSS_12

D1

M0_DDR_DQ24

D8

M0_DDR_DQ25

E2

M0_DDR_DQ26

E8

M0_DDR_DQ27

F9

M0_DDR_DQ28

G1

M0_DDR_DQ29

G9

M0_DDR_DQ30 M0_DDR_DQ31

B3 E1 G8 J2 J8 M1 M9 P1 P9 T1 T9

DQL6

H7

DQL7

B1

B9

M0_DDR_DQ23

C7

M7

G8

M0_DDR_DQ21

D7 C8

B3

DQL6 DQL7

C3

L7 R7 N7

A9

E7

F7

R2 T8 R3

T3

NC_3 M0_DDR_DQS2

C7

P8 P2

T7

L9

DQSL

P3 N2

R8

M8 VREFCA

A2

J9

DQSL

D3

P3

NC_4

F3

B7

A1

L2

F1

J1

RESET

P7

E9

M0_DDR_CASN NC_1

A0

A8

VDDQ_9

T2

N3

DDR3 4Gbit (x16)

R9

VDD_9

CK

M0_1_DDR_VREFDQ

B2

L2 K1

H5TQ4G63AFR-PBC N3

ZQ

J7 K7 K9

DDR_HYNIX IC502-*1

M0_1_DDR_VREFCA

L8

A6 A7 A8

BA2

WE

G3

VREFCA

A2 A3 A4 A5

M2 N8

J7 K9

T3 T7 M7

BA2

K7

L7 R7 N7

M3

M2 N8

M0_DDR_VREFDQ

M8

DDR_SAMSUNG IC502 K4B4G1646B-HCK0

M8 A0 A1

M0_DDR_DQS_N2

R538

M0_DDR_DQ[7]

M0_DDR_DQS_N0

M0_DDR_DM3

1K 1%

M0_DDR_DQ[6]

P3

A0

R8 R2 T8 R3

NC_3

1%

M0_DDR_DQ[5]

M0_DDR_CASN

M0_DDR_DQS0

R539

M0_DDR_DQ[4]

M0_DDR_RASN

M0_DDR_RESET_N

M0_DDR_DM2

C11

1K

M0_DDR_DQ[3]

M0_DDR_ODT

M0_DDR_WEN

C513

M0_DDR_DQ[2]

P7

L2

M0_DDR_DM1

D9

D22 M0_DDR_DQ[1]

N3

DDR3 4Gbit (x16)

M0_DDR_DM0

C20

M0_DDR_DM[3] M0_DDR_DQ[0]

1K 1%

M0_DDR_DQS_N3

0.1uF

M0_DDR_DM[2]

R514

M0_DDR_DQS3

D10 D18

M0_DDR_DM[1]

R515

M0_DDR_DQS_N2

C10

1K

M0_DDR_DQS2

C504

A11 B11

1%

M0_DDR_DQS_N1

M0_DDR_DQS_N[3] M0_DDR_DM[0]

0.1uF

D19

R516

M0_DDR_DQS[3]

M0_DDR_CKE

M0_DDR_DQS1

1K 1%

M0_DDR_DQS_N[2]

C19

1%

M0_DDR_DQS[2]

M0_DDR_DQS_N0

R517

M0_DDR_DQS_N[1]

A20

1K

M0_DDR_DQS[1]

M0_DDR_DQS0

C505

M0_DDR_DQS_N[0]

M0_D_CLK M0_D_CLKN

B20 M0_DDR_DQS[0]

N3 P7 P3

P2

M0_DDR_A11

E13

M0_DDR_A[15] M0_DDR_BA[0]

DDR_HYNIX IC500-*1 H5TQ4G63AFR-PBC

M0_DDR_VREFCA

VSSQ_1

D7 C3 C8 C2 A7 A2 B8 A3

DQU0

VSSQ_2

DQU1

VSSQ_3

DQU2

VSSQ_4

DQU3

VSSQ_5

DQU4

VSSQ_6

DQU5

VSSQ_7

DQU6

VSSQ_8

DQU7

VSSQ_9

B9 D1 D8 E2 E8 F9 G1 G9

M0_DDR_DQ24

D12

M0_DDR_DQ25

D8

M0_DDR_DQ26

B13

M0_DDR_DQ27

C9

M0_DDR_DQ28

C12

M0_DDR_DQ29

C8

M0_DDR_DQ30

D11

M0_DDR_DQ31

M0_DDR_DQ[31]

Real USE : 1Gbit H5TQ1G63DFR-PBC(x16)

IC100 LG1154D_H13D

1Gbit : T7(NC_6) N6

U6 M6

M1_DDR_A15 M1_DDR_BA0

V6

M1_D_CLKN

N5

M1_DDR_A15 M1_DDR_BA0 M1_DDR_BA1 VDDC15_M1

1%

F4 P1 P2 R3 R4

M1_DDR_DQS_N[3] G4 M1_DDR_DM[0] M1_DDR_DM[1] M1_DDR_DM[2]

E3 T4 P3

M1_DDR_DM[3] C4 M1_DDR_DQ[0] M1_DDR_DQ[1] M1_DDR_DQ[2] M1_DDR_DQ[3] M1_DDR_DQ[4] M1_DDR_DQ[5] M1_DDR_DQ[6] M1_DDR_DQ[7] M1_DDR_DQ[8] M1_DDR_DQ[9] M1_DDR_DQ[10] M1_DDR_DQ[11] M1_DDR_DQ[12] M1_DDR_DQ[13] M1_DDR_DQ[14] M1_DDR_DQ[15] M1_DDR_DQ[16] M1_DDR_DQ[17] M1_DDR_DQ[18] M1_DDR_DQ[19] M1_DDR_DQ[20] M1_DDR_DQ[21] M1_DDR_DQ[22] M1_DDR_DQ[23] M1_DDR_DQ[24] M1_DDR_DQ[25] M1_DDR_DQ[26] M1_DDR_DQ[27] M1_DDR_DQ[28] M1_DDR_DQ[29] M1_DDR_DQ[30] M1_DDR_DQ[31]

K3 B3 J4 A3 K2 B4 K1 J3 D4 H4 C3 G3 D3 H3 E4 M3 V4 M4 W3 L4 W4 L3 Y2 V3 N4 U4 M2 T3 N3 U3 P4

0.1uF

1%

R531 R532

M1_DDR_RASN M1_DDR_CASN M1_DDR_WEN M1_DDR_RESET_N

P8 P2 R8 R2 T8 R3 L7 R7 N7 T3 T7 M7

A2 A3

M3

K1 J3 K3 L3

M1_DDR_DQS0

M1_DDR_DQS_N1

M1_DDR_DQS_N0

M1_DDR_DQS2 M1_DDR_DQS_N2

M1_DDR_DQS1

M1_DDR_DQS3

M1_DDR_DQS_N1

M1_DDR_DQS_N3 VDDC15_M1

VDDC15_M1

M1_DDR_DM0

M1_DDR_DM0 M1_DDR_DM1

M1_1_DDR_VREFDQ

M1_DDR_VREFDQ

M1_DDR_DM2 M1_DDR_DM3 M1_DDR_DQ0 M1_DDR_DQ2 M1_DDR_DQ4 M1_DDR_DQ5 M1_DDR_DQ6

M1_DDR_DM1 M1_DDR_DQ0 M1_DDR_DQ1 M1_DDR_DQ2 M1_DDR_DQ3

M1_DDR_DQ1 M1_DDR_DQ3

R7 N7 T3 T7

H1

H5TQ4G63AFR-PBC

L8 ZQ

M1_DDR_DQ7 M1_DDR_DQ8 M1_DDR_DQ9 M1_DDR_DQ10 M1_DDR_DQ11 M1_DDR_DQ12 M1_DDR_DQ13 M1_DDR_DQ14

M1_DDR_DQ4 M1_DDR_DQ5 M1_DDR_DQ6 M1_DDR_DQ7 M1_DDR_DQ8 M1_DDR_DQ9 M1_DDR_DQ10 M1_DDR_DQ11 M1_DDR_DQ12 M1_DDR_DQ13 M1_DDR_DQ14 M1_DDR_DQ15

H8 G2 H7

C3 C2 A7 A2 B8 A3

K3 L3

BA0

VDD_2

A11

VDD_3

A12/BC

VDD_4

A13

VDD_5

A14

VDD_6

A15

VDD_7 VDD_8

BA0

G3

B7

D9

VDDQ_2

CK

VDDQ_3

CKE

VDDQ_4 VDDQ_5

CS

VDDQ_6

ODT

VDDQ_7

RAS

VDDQ_8

CAS

VDDQ_9

G7

VDDQ_2 VDDQ_3 VDDQ_4 VDDQ_5

CS

VDDQ_6

ODT

VDDQ_7

RAS CAS

VDDQ_8

K2 K8 N1 N9 R1 R9

A8 C1 C9 D2 E9 F1 H2

C529

0.1uF

H9

C530

0.1uF

VDDQ_9 J1 NC_1 NC_2

J9 L1 L9

NC_4

A8 C1

E9

H9

NC_2

F2 F8 H3 H8 G2 H7

VSS_1

DQSU

VSS_2

DML

VSS_4

VSS_3 VSS_5 VSS_6 DQL0

VSS_7

DQL1

VSS_8

DQL2

VSS_9

DQL3

VSS_10

DQL4

VSS_11

DQL5

VSS_12

VSSQ_1

D7 C3 C2 A7 A2 B8 A3

M1_DDR_A6

J9 L1

M1_DDR_A7 M1_DDR_A8

B3

M1_DDR_A9

E1 G8 J2 J8

M1_DDR_A10

M1 M9 P1

M1_DDR_A11

P9 T1 T9

M1_DDR_A12

B1

M1_DDR_A13

DQL6 DQL7

C8

M1_DDR_A5

L9

A9

DMU

M1_DDR_A4

F1 H2

DQSL

E3 F7

M1_DDR_A3

C9 D2

NC_4

DQSU

M1_DDR_A2

J1 NC_1

E7 D3

A1 VDDQ_1

CKE

N1 N9

A1 VDDQ_1

CK

M1_DDR_A1

R1 R9

DQSL

BA1

CK

G7 K2 K8

VDD_9

C7

VDD_9

CK

D9

BA1

WE

B2

A10/AP

DQU0

VSSQ_2

DQU1

VSSQ_3

DQU2

VSSQ_4

DQU3

VSSQ_5

DQU4

VSSQ_6

DQU5

VSSQ_7

DQU6

VSSQ_8

DQU7

VSSQ_9

B9 D1 D8 E2

M1_DDR_A14

E8 F9 G1

M1_DDR_A15 M1_DDR_BA0 M1_DDR_BA1 M1_DDR_BA2 M1_U_CLK M1_U_CLKN M1_DDR_CKE

M1_DDR_ODT M1_DDR_RASN M1_DDR_CASN M1_DDR_WEN M1_DDR_RESET_N

A9 VSS_1 VSS_2

DML

VSS_4

DMU

VSS_5

VSS_3

VSS_6 DQL0

VSS_7

DQL1

VSS_8

DQL2

VSS_9

DQL3

VSS_10

DQL4

VSS_11

DQL5

VSS_12

B3

M1_DDR_DQS3

E1

M1_DDR_DQS_N3

G8 J2

M1_DDR_DM2

J8

M1_DDR_DM3

M1 M9

M1_DDR_DQ16

P1

M1_DDR_DQ17

P9

M1_DDR_DQ18

T1

M1_DDR_DQ19

T9

M1_DDR_DQ20 M1_DDR_DQ21

DQL6

M1_DDR_DQ22

DQL7

M1_DDR_DQ23

B1 VSSQ_1

DQU0

VSSQ_2

DQU1

VSSQ_3

DQU2

VSSQ_4

DQU3

VSSQ_5

DQU4

VSSQ_6

DQU5

VSSQ_7

DQU6

VSSQ_8

DQU7

VSSQ_9

P3 N2 P8 P2 R8 R2 T8 R3 L7 R7 N7 T3 T7 M7

A0 A1 A2 A3

M3

K1 J3 K3 L3

R7 N7 T3 T7 M7

H1

B9 D1

M1_DDR_DQ24

D8

M1_DDR_DQ25

E2

M1_DDR_DQ26

E8

M1_DDR_DQ27

F9

M1_DDR_DQ28

G1

M1_DDR_DQ29

G9

M1_DDR_DQ30 M1_DDR_DQ31

A0

A3

N8

H1 VREFDQ

A4 A5 A6

L8 ZQ

A7 A8 A9 A10/AP A11

B2 VDD_1 VDD_2 VDD_3

A12/BC

VDD_4 VDD_5

A14 A15

M3

VREFCA

A1 A2

A13

VDD_6 VDD_7 VDD_8

M2

VREFDQ

BA0

A5 A6

R545

ZQ

K1

240

J3 K3 L3

VDDQ_2 VDDQ_3 VDDQ_4 VDDQ_5

CS

VDDQ_6

ODT

VDDQ_7

RAS

VDDQ_8

CAS

VDDQ_9

WE

A7

G3

VDD_1

A10/AP

VDD_2

A11

VDD_3

A12/BC

VDD_4 VDD_5

A14

VDD_6

A15

VDD_7 VDD_8

BA0

B7

D9

VDDQ_2 VDDQ_3 VDDQ_4 VDDQ_5

CS

VDDQ_6

ODT

VDDQ_7

RAS

VDDQ_8

CAS

VDDQ_9

RESET

NC_2

K2 K8 N1 N9 R1 R9

A8 C1 C9 D2 E9 F1 H2

C561

0.1uF

H9

C562

0.1uF

J9 L1 L9

NC_4

F3

DQSU

VSS_2 VSS_4

VSS_3

F2 F8 H3 H8 G2 H7

VSS_5 VSS_6

E3 F7

VSS_1

DML DMU

G7

J1 NC_1

T2

H9

J9 L1 L9

A9 DQSU

E7 D3

A1 VDDQ_1

CKE

E9 F1 H2

DQSL DQSL

BA1

CK

A8 C1 C9 D2

NC_4

C7

VDD_9

CK

NC_2 NC_3

B2

A9

A13

RESET

F3

A8

N1 N9 R1 R9

J1 NC_1

T2

VDDC15_M1

G7 K2 K8

A1 VDDQ_1

CK CK CKE

L2

L8

D9

VDD_9

BA1

J7 K7 K9

WE

G3

R2 T8 R3 L7

A4

J7 K9

P2 R8

VREFCA

BA2

K7

M1_1_DDR_VREFDQ

BA2

M2 N8

DDR3 4Gbit (x16)

M8

NC_3 M1_DDR_DQS2 M1_DDR_DQS_N2

DQSU

P7

L2

DQSL DQSU

N3

G9

DQSL

D7 C8

VDD_6 VDD_7 VDD_8

RESET

VDD_1

E3

H3

A14

T2

A9

E7

F8

VDD_2 VDD_3 VDD_4 VDD_5

F3

C7

F2

A10/AP A11

NC_3

F3

F7

K1 J3

P8

M1_DDR_A0 B2 VDD_1

A12/BC

L2

240

VDDC15_M1

A7

RESET

D3

R543

N2

L8 ZQ

A13 A15

N8

P7 P3 H1

VREFDQ

A7

M8

N3

VREFCA

A8 A9

J7

A8

T2

B7

A3 A4 A5 A6

M2

K9

A5 A6

A0 A1 A2

BA2

WE

G3

M7

VREFDQ

NC_3

M1_DDR_DQS1

R2 T8 R3 L7

K7

J7 K9

P8 P2 R8

VREFCA

BA2

K7

N2

M1_DDR_VREFDQ

A4

M2 N8

M8

M3

M1_DDR_DQS_N0

0.1uF

M1_DDR_DQS[3]

F3

R533

M1_DDR_DQS_N[2]

E1

R512

M1_DDR_DQS[2]

R513

M1_DDR_DQS[1] M1_DDR_DQS_N[1]

M1_DDR_DQS0

1K

R501

N2

A1

L2 M1_DDR_ODT

M1_DDR_RESET_N 240

1K 1%

M1_DDR_WEN

K5

M1_D_CLK M1_D_CLKN M1_DDR_CKE

1K 1%

H6

M1_DDR_RESET_N

M1_DDR_DQS_N[0]

M1_1_DDR_VREFCA

C508

M1_DDR_CASN

P3

A0

VDDC15_M1 M1_DDR_VREFCA

M1_DDR_ODT M1_DDR_RASN

G5

E2

M1_DDR_BA2

M1_DDR_CKE

F5

M1_DDR_WEN

M1_DDR_DQS[0]

M1_DDR_A14

M1_D_CLK

F2

F6

M1_U_CLKN

M1_U_CLKN

F1

M1_DDR_ZQCAL

M1_DDR_A12

1%

M1_DDR_CASN

M1_DDR_A11

M1_U_CLK

R1

G6 M1_DDR_ODT

M1_D_CLKN

M1_DDR_BA2

M1_DDR_CKE

M1_DDR_RASN

M1_DDR_A10

M1_DDR_A13

M1_DDR_BA1

M5

M1_DDR_A9

M1_U_CLK

M1_D_CLK

R534

M1_DDR_D_CLKN

M1_DDR_A8

1K

M1_DDR_D_CLK

M1_DDR_A7

M1_DDR_A14

P6

R2 M1_DDR_U_CLKN

M1_DDR_A6

M1_DDR_A13

T6

M1_DDR_BA[2] M1_DDR_U_CLK

M1_DDR_A4

M1_DDR_A12

L5

H5 M1_DDR_BA[1]

M1_DDR_A3

M1_DDR_RESET_N

M1_DDR_A11

P5

10K

M1_DDR_A5

M1_DDR_A10

R5

M1_DDR_A2

10K

M1_DDR_A9

V5

M1_DDR_A[15] M1_DDR_BA[0]

R521

M1_DDR_A8

R540

P7

DDR3 4Gbit (x16)

DDR3 1.5V bypass Cap - Place these caps near Memory

M1_DDR_A7

N3

DDR3 1.5V bypass Cap - Place these caps near Memory

K6

C509

M1_DDR_A[14]

M1_DDR_A1

100 R530

M1_DDR_A[13]

M1_DDR_A0

M1_DDR_A6

100 R518

M1_DDR_A[12]

T5

0.1uF

M1_DDR_A[11]

M1_DDR_CKE

M1_DDR_A5

0.1uF

M1_DDR_A[10]

J5

VDDC15_M1

R510

M1_DDR_A[9]

P3

M1_DDR_A4

1K 1%

M1_DDR_A[8]

DDR_HYNIX IC503-*1

M1_1_DDR_VREFCA

M8

N3 P7

M1_DDR_A3

U5

1%

M1_DDR_A[7]

J6

R511

M1_DDR_A[6]

H5TQ4G63AFR-PBC

1K

M1_DDR_A[5]

DDR_SAMSUNG IC503 K4B4G1646B-HCK0

4Gbit : T7(A14) DDR_HYNIX IC501-*1

M1_DDR_VREFCA

M1_DDR_A2

C500

M1_DDR_A[4]

L6

1K 1%

M1_DDR_A[3]

M1_DDR_A1

1%

M1_DDR_A[2]

DDR_SAMSUNG IC501 K4B4G1646B-HCK0

M1_DDR_A0

R6

1K

M1_DDR_A[1]

C501

M1_DDR_A[0]

DQL0

VSS_7

DQL1

VSS_8

DQL2

VSS_9

DQL3

VSS_10

DQL4

VSS_11

DQL5

VSS_12

C2 A7 A2 B8 A3

J8 M1 M9 P1 P9 T1 T9

B1 VSSQ_1

D7 C3 C8

B3 E1 G8 J2

DQL6 DQL7 DQU0

VSSQ_2

DQU1

VSSQ_3

DQU2

VSSQ_4

DQU3

VSSQ_5

DQU4

VSSQ_6

DQU5

VSSQ_7

DQU6

VSSQ_8

DQU7

VSSQ_9

B9 D1 D8 E2 E8 F9 G1 G9

DQSL DQSL

C7 B7

A9 DQSU

VSS_1

DQSU

VSS_2 VSS_3

E7 D3

DML

VSS_4

DMU

VSS_5 VSS_6

E3 F7 F2 F8 H3 H8 G2 H7

DQL0

VSS_7

DQL1

VSS_8

DQL2

VSS_9

DQL3

VSS_10

DQL4

VSS_11

DQL5

VSS_12

C2 A7 A2 B8 A3

G8 J2 J8 M1 M9 P1 P9 T1 T9

B1 VSSQ_1

D7 C8

E1

DQL6 DQL7

C3

B3

DQU0

VSSQ_2

DQU1

VSSQ_3

DQU2

VSSQ_4

DQU3

VSSQ_5

DQU4

VSSQ_6

DQU5

VSSQ_7

DQU6

VSSQ_8

DQU7

VSSQ_9

B9 D1 D8 E2 E8 F9 G1 G9

M1_DDR_DQ15 M1_DDR_DQ16 M1_DDR_DQ17 M1_DDR_DQ18 M1_DDR_DQ19 M1_DDR_DQ20 M1_DDR_DQ21 M1_DDR_DQ22 M1_DDR_DQ23 M1_DDR_DQ24 M1_DDR_DQ25 M1_DDR_DQ26 M1_DDR_DQ27 M1_DDR_DQ28 M1_DDR_DQ29 M1_DDR_DQ30 M1_DDR_DQ31

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

BSD-NC4_H005-HD 2012-09-14 MAIN DDR

LGE Internal Use Only


+5V_CI_ON

R711 10K OPT

R712 10K OPT

CI_DATA[0-7] CI JK700 10120698-015LF

R716

/CI_CD1 CI_TS_DATA[3]

R706 10K OPT

R708 10K OPT

100 CI

/PCM_WAIT

R700

33 OPT

5

CI_DATA[6]

CI_TS_DATA[6] CI_TS_DATA[7]

6

CI_DATA[7] CI R721

41

R707 10K OPT

CI_ADDR[10]

8

43

9

44

10

CI_ADDR[11]

45

11

CI_ADDR[9]

46

12

CI_IN_TS_DATA[0]

47

13

CI_IN_TS_DATA[1]

48

14

CI_IN_TS_DATA[2]

49

15

CI_IN_TS_DATA[3]

50

16

51

17

52

18

0 OPT

0 OPT

R722 C706 0

R718

0.1uF CI

CI_IN_TS_DATA[6]

55

21

CI_IN_TS_DATA[7]

56

22

57

23

58

24

59

25

60

26

61

27

62

28

63

29

64

30

CI_DATA[0]

65

31

CI_DATA[1]

66

32

67

33

68

34

CI_TS_SYNC CI_TS_DATA[1] CI_TS_DATA[2] /CI_CD2

R717 CI 100

/PCM_CE2 R713

0

G2

69

C707 0.1uF 16V

CI AR712

CI_DATA[1]

EB_DATA[0] EB_DATA[1]

CI_DATA[2]

EB_DATA[2]

33

EB_DATA[3]

CI_DATA[3]

CI_ADDR[8]

R723 10K CI

CI_ADDR[13] CI_ADDR[14]

R725 10K OPT

CI_DATA[4]

/PCM_WE

33 OPT

/PCM_IRQA

33

CI AR713

EB_DATA[4]

CI_DATA[5]

EB_DATA[5]

CI_DATA[6]

EB_DATA[6]

CI_DATA[7]

EB_DATA[7]

EB_DATA[0-7]

OPT

20

CI_TS_VAL

CI

+5V_CI_ON

CI_DATA[0]

CI_ADDR[9]

CI_ADDR[13]

19

CI_TS_DATA[0]

CI_ADDR[11]

CI_ADDR[14]

54

0 CI

CI_ADDR[10]

CI_ADDR[8]

53

R714

R724 10K OPT /PCM_OE

CI_IN_TS_DATA[5]

/PCM_REG

PCM_INPACK

7

+5V_CI_ON

33

42 R710

R715

R709 10K CI

CI_VS1

CI_DATA[5]

4

CI_TS_CLK

PCM_INPACK

CI_DATA[4]

40

CI_IN_TS_DATA[4]

33 CI 33 CI

CI_DATA[3]

3

39

+5V_CI_ON

R702

2

37 38

/PCM_CE2 CI_VS1

R701

1

36

CI_TS_DATA[4]

CI_IN_TS_DATA[0-7]

PCM_RESET

/PCM_CE1

35

CI_TS_DATA[5]

/PCM_IORD /PCM_IOWR

R704 10K OPT

R720 10K OPT

EB_DATA[0-7]

+5V_CI_ON

C703 4.7uF 10V CI

CI_DATA[0-7]

C702 0.1uF CI

CI_DATA[0-7] CI_ADDR[12] CI_ADDR[7] CI_ADDR[6] CI_ADDR[5] CI_ADDR[3] CI_ADDR[2] CI_ADDR[0]

CI_ADDR[7] CI_ADDR[5]

CI_ADDR[4]

CI_ADDR[1]

CI_ADDR[12] CI_ADDR[6] CI_ADDR[4] CI_ADDR[3] CI_ADDR[2] CI_ADDR[1] CI_ADDR[0]

+5V_CI_ON

CI_DATA[2] R719

10K OPT

G1

OPT

CI_IN_TS_VAL CI_IN_TS_CLK CI_IN_TS_SYNC C705 12pF 50V OPT

TPO_DATA[0-7]

CI AR701 TPO_DATA[0]

33 CI_IN_TS_DATA[0]

TPO_DATA[1]

CI_IN_TS_DATA[1]

TPO_DATA[2]

CI_IN_TS_DATA[2]

TPO_DATA[3]

CI_IN_TS_DATA[3]

TPO_DATA[4]

CI_IN_TS_DATA[4]

TPO_DATA[5]

CI_IN_TS_DATA[5]

TPO_DATA[6]

CI_IN_TS_DATA[6]

TPO_DATA[7]

CI_IN_TS_DATA[7] AR706 CI 33

33

TPO_CLK

CI AR705 CI_IN_TS_CLK

TPO_SOP

CI_IN_TS_SYNC CI_IN_TS_VAL

TPO_VAL

33

CI AR707

33

CI AR711 EB_ADDR[12]

EB_ADDR[0]

CI_ADDR[12]

CI_ADDR[1]

EB_ADDR[1]

CI_ADDR[13]

EB_ADDR[13]

CI_ADDR[2]

EB_ADDR[2]

EB_ADDR[14]

CI_ADDR[3]

EB_ADDR[3]

CI_ADDR[14] /PCM_REG

CI_ADDR[0]

CI_ADDR[4]

33

CAM_REG_N

CI AR708 EB_ADDR[4]

CI_ADDR[5]

EB_ADDR[5]

/PCM_OE

CI_ADDR[6]

EB_ADDR[6]

/PCM_WE

CI_ADDR[7]

EB_ADDR[7]

/PCM_IORD /PCM_IOWR

33

CI AR710 EB_OE_N EB_WE_N EB_BE_N1 EB_BE_N0

+5V_NORMAL

CI_ADDR[8]

AR702

10K

10K

R705

R703

CI_ADDR[9]

/PCM_WAIT

EB_ADDR[8] EB_ADDR[9]

CI_ADDR[10]

EB_ADDR[10]

CI_ADDR[11]

EB_ADDR[11]

CAM_WAIT_N CAM_IREQ_N

/PCM_IRQA /CI_CD2 /CI_CD1

33

CI AR709

100

CAM_CD2_N CAM_CD1_N

CI C700 0.1uF 16V

CI C701 0.1uF 16V

AR703 CI PCM_INPACK

CAM_INPACK_N TPI_CLK

CI_TS_CLK CI_TS_VAL

100

CI_TS_SYNC

TPI_VAL TPI_SOP

C704 12pF 50V OPT

AR704 CI CI_TS_DATA[7] CI_TS_DATA[6]

TPI_DATA[7] TPI_DATA[6]

CI_TS_DATA[5]

TPI_DATA[5]

CI_TS_DATA[4]

100

TPI_DATA[4]

AR700 CI CI_TS_DATA[3]

TPI_DATA[3] TPI_DATA[2]

CI_TS_DATA[2] CI_TS_DATA[1] CI_TS_DATA[0]

100

TPI_DATA[1] TPI_DATA[0]

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

BSD-NC4_H007-HD 2012-10-20 PCMCIA

LGE Internal Use Only


+12V L2313 UBW2012-121F

+12V UBW2012-121F L2303

C2306 0.1uF 50V

4

PDIM#1

6

PDIM#2

3.5V

5

GND

7

8

GND

24V

9

10

24V

GND

11

12

GND

12V

13

14

12V

12V

15

16

24V

GND

17

18

GND

S

R2309 100

INV_CTL

PANEL_20V PWM_DIM2 L2306 UBW2012-121F

+24V

C2333 10uF 16V

C2316 0.1uF 50V

R2346 5.6K

INV ON

G

C B

PANEL_CTL

3

2

POWER_DET

RESET

1

C2355 0.1uF 16V

GND C2365 0.1uF 16V

C2347 0.1uF 50V R2336 100K

PANEL_20V

not to RESET at 8kV ESD Q2301 MMBT3904(NXP)

R2314 10K

R2338 10K OPT

IC2307

PD_+12V R2326 1.2K 1%

LVDS_DISCHARGE

C2307 0.1uF 16V

2

LVDS_DISCHARGE R2347 5.6K

PWR ON 1 3.5V 3

+3.5V_ST

NCP803SN293 VCC

R2317 33K

L2304 UBW2012-121F

R2337 100K

PD_+3.5V R2330 0 5%

Q2302 AO3407A

R2310 1K

D

P2300 SMAW200-H18S1

+3.5V_ST

PD_+12V R2325 2.7K 1%

PANEL_VCC C2331 0.1uF 50V

+3.3V_NORMAL

R2318 5.6K

1

MMBT3906(NXP)

+12V

3 +3.5V_ST

Power_DET

PANEL_POWER

Q2300

R2300 10K

2

RL_ON

10K R2301

+3.5V_ST

IC2308 NCP803SN293

R2327 5.6K 1%

E

19

VCC

2

OLED : 20V DET = POWER_ON/OFF2_4 POWER_ON/OFF2_4 R2348 0

RESET

1

C2356 0.1uF 16V

R2328 1.3K 1%

3

GND

24V-->3.48V 20V-->3.51V 12V-->3.58V ST_3.5V-->3.5V

PWM_DIM L/DIM0_MOSI L/DIM0_MOSI

JP2308

L/DIM0_VS

JP2309

L/DIM0_VS L/DIM0_SCLK

JP2310

+2.5V

L/DIM0_SCLK

DDR MAIN 1.5V

+2.5V_Normal

IC2302 AP7173-SPG-13 HF(DIODES)

ZD2304 5V

[EP]

0.1uF 16V

BOOT

9

VSENSE

8A

R2316 8

COMP

C2313 4.7uF 16V

+3.3V_NORMAL

C2315

+3.3V_NORMAL

4700pF

50V

1/16W 1%

R2305 15K

R2

7

1K

+12V

NC_2

+24V

POWER_ON/OFF2_2 FB L2314

OLED

L2311

BOOT

PGOOD

4

9 6

7

SW_1

SS/TR

8 RT/SYNC

AGND

5

SW_2

C2309 10uF 35V

4

6

5A

5

VIN

C2330 22uF 10V

C2334 22uF 10V

C2336 10uF 10V

C2338 0.1uF 50V

GND

EN

POWER_ON/OFF1

C2311 0.1uF 50V

R2345 10K 1%

BLM18PG121SN1D

Vout=0.6*(1+R1/R2)

3

7

L2310 4.7uH

BLM18PG121SN1D NON_OLED

Vout(1.24V)=0.6*(1+16k/15k)

L2305

2

SS/TR

L2312 4.7uH

SW

40V

10

6

8

1

9

5

NC_1 VIN

10

DCDC_RT

[EP]GND

D2300 B540C

R1

EN

IC2304 RT8289GSP

THERMAL

C2302 180pF 50V

3

SW_3

R2

51K R2344

C2335 0.1uF 16V

R1

1%

GND

PVIN_2

C2324 0.01uF 50V BOOT

ZD2302 2.5V

C2303 10uF 16V

SW

Vout=0.765*(1+R1/R2)

+12V

C2323 22uF 10V

BOOT

R2

Switching freq: 700K

C2341 22uF 10V

R2343 16K

5

C2322 22uF 10V

PH_1

OPT

6

4

11

50V

3

4

C2321

SS

7

PVIN_1

11

+5V_NORMAL

L2308 1uH

0.1uF 16V

PH_2

22000pF

C2312 3300pF 50V

2

12

1/16W 5%

FB

PVCC

3

[EP]GND

VIN

12

C2318

BOOT

R2315 0

1%

C2319 22uF 10V

8

1

13

14

IC2305-*1 RT8079AGQW

+1.1V_VDD 13

50V

C2310 1uF 10V

33K

C2317 22uF 10V

GND_2

15

THERMAL 17

2

+5.0V normal & USB

PWRGD

C2320

R2306

GND

5

2

14

47pF

3A

4

GND_1

1 15

ZD2300 2.5V EN

SS

GND_1

1

[EP]GND

1.3K

6

IC2300-*1 RT7266ZSP

1/16W 1%

GND_2

+1.1V_VDD

DCDC_RT

RT/CLK

R2313

3

NR5040T2R2N L2307 2.2uH

SW

R2307 120K

THERMAL

VBST

7

1/16W 1%

C2308 100pF 50V

DCDC_TI

2

L2301

R2303 16K

VREG5

16V 0.1uF C2314

9

11K

9

VFB

R2302

ZD2303 2.5V OPT

VIN_2

IC2303 TPS54821RHL

+12V

THERMAL

R1

VIN

8 THERMAL

1%

OPT

TPS54327DDAR [EP]GND

1

16 VIN_1

3A $ 0.145 Vout=0.827*(1+R1/R2)=1.521V

DCDC_TI IC2300

EN

R2 R2340 56K 1/16W 1%

+1.0V_VDD

BLM18PG121SN1D

POWER_ON/OFF2_3

50V

+1.23V_CORE

L2300

DCDC_TI C2364 100pF 50V

C2360 4700pF

5%

LG1154A

+1.0V_VDD

R2304 10K

R1

R2335 1/16W 330K 5% R2334 15K

C2301 10uF 16V

C2362 22uF 10V

0.01uF 50V

1/16W

+12V

C2361 22uF 10V

[EP]GND

AGND

5

3A

C2359

SS/TR

EN

PH_1

VIN_3

3 IC2305 DCDC_TI10 TPS54319TRE 4 9

2

L2320 3.3uH NR5040T3R3N

COMP

11

PH_2

GND_1 GND_2

Vout=0.8*(1+R1/R2)

PH_3

THERMAL 17

FB

C2350 10uF 10V

12

1

VIN_2

R2339

C2300 22uF 10V

16V

47K 1%

VIN_1 C2305 0.1uF 16V

+1.5V_DDR

C2358 0.1uF

13

L2318

R2321 2K 1% R2

14

C2337 2200pF 50V

GND

7

5

C2348 0.1uF 16V

8

4

C2346 10uF 10V

COMP

1.5A

OPT C2343 22uF 10V

RT/CLK

R2322 R1 4.3K 1%

SS

EN

6

PWRGD

+3.5V_ST

VIN_3

EN

C2354

FB

15

R2312 10K

POWER_ON/OFF2_1

L2302 BLM18PG121SN1D

C2327 10uF 10V

3

POWER_ON/OFF2_2

6

VCC

LG1154D

VSENSE

+5V_NORMAL 3.3V_EMMC

7

OUT

EP[GND]

+3.3V_NORMAL

2

8

16

PG

1

9

IN

THERMAL

eMMC POWER

10K R2331

+3.3V_NORMAL

C2329 150pF 50V

C2304 10uF 16V

POWER_ON/OFF1 1%

R1

VFB

VREG5

C2325 100pF 50V

3

7

6

VIN

VBST

SW

16V 0.1uF C2332 L2309 3.6uH SM-8040

SS R2319 15K 1%

Switching freq: 700K

2

R2308 51K

OPT

8

1

9

EN

THERMAL

R2311 10K

ZD2301 5V

IC2301 TPS54327DDAR [EP]GND

C2326 1uF 10V

4

3A

5

GND

C2339 22uF 10V

C2340 22uF 10V

Vout=1.222*(1+R1/R2) POWER UP SEQUENCE 5V/3.3V->2.5V->1.5V/1.1V->1.0V LG1154D : 3.3V->2.5V->1.5V->1.1V LG1154AN : 3.3V->2.5V->1.0V

C2328 3300pF 50V

R2

Vout=0.765*(1+R1/R2)

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

BSD-NC4_H039-HD NC4_H13 POWER_BLOCK(OLED)

2013.03.05 23

LGE Internal Use Only


Renesas MICOM For Debug

For CEC

+3.5V_ST

4.7M OPT MHL_DET

P124/XT2/EXCLKS 41

P120/ANI19

P123/XT1 42

37

P137/INTP0 43

P41/TI07/TO07

P122/X2/EXCLK 44

C3001 +3.5V_ST

P40/TOOL0

P121/X1 45

C3000 0.1uF

C3004 0.1uF 16V

38

REGC 46

Commercial

MICOM_RESET_SW SW3000 JTP-1127WEM 270K OPT

MICOM_RESET_22OHM R3029 22

VSS 47

0.47uF

VDD 48

Ready For +3.5V_ST

39

10K

GND

R3030

10K

MHL_DET

R3031

Q3001-*1 SI1012CR-T1-GE3 HDMI_CEC_FET_VISHAY

R3032

S

D

5

R3028

RESET

MICOM_RESET

HDMI_WAUP:HDMI_INIT

MICOM_DEBUG

32.768KHz

Q3001 RUE003N02 HDMI_CEC_FET_ROHM

LOGO_LIGHT

8pF

HDMI_CEC

S G

3

4

C3003 X3000

BAT54_SUZHO

MICOM_DEBUG

LOGO_LIGHT

40

2

D

CEC_REMOTE

1

MICOM_RESET

G D3000

8pF R3034 120K

R3033 27K

Don’t remove R3014, not making float P40

C3002

+3.5V_ST

R3016 1K

P3000 12507WS-04L

R3014 10K

MICOM_DEBUG

MICOM_DEBUG

+3.5V_ST

2

1

4

3

ST_BY_DET_CAM

ST_BY_DET_CAM MICOM_RESET_33OHM R3029-*1 33

R3021 10K

GP4 High/MID Power SEQUENCE P60/SCLA0

1

36

P140/PCLBUZ0/INTP6

P61/SDAA0

2

35

P00/TI00/TXD1

P62

3

34

P01/TO00/RXD1

33

P130

IC3000

32

P20/ANI0/AVREFP

R5F100GEAFB

31

P21/ANI1/AVREFM

30

P22/ANI2

29

P23/ANI3

I2C_SCL_MICOM

POWER_ON/OFF! I2C_SDA_MICOM EDID_WP

EDID_WP

POWER_ON/OFF2_1

P63

4

P31/TI03/TO03/INTP4

5

P75/KR5/INTP9/SCK01/SCL01

6

PANEL_CTL WOL/WIFI_POWER_ON IR

POWER_ON/OFF2_2

P74/KR4/INTP8/SI01/SDA01 HDMI_CEC

28

P24/ANI4

10

27

P25/ANI5

P70/KR0/SCK21/SCL21

11

26

P26/ANI6

P30/INTP3/RTC1HZ/SCK11/SCL11

12

25

P27/ANI7

EYE_SCL CAM_PWR_ON_CMD

MODEL1_OPT_1

9

P71/KR1/SI21/SDA21

CAM_PWR_ON_CMD

KEY2

P72/KR2/SO21 EYE_SDA

SCART_MUTE POWER_ON/OFF2_4

KEY1

8

POWER_ON/OFF2_3

POWER_ON/OFF2_4

MICOM_LEAD_Au

SCART_MUTE POWER_ON/OFF2_4 POWER_ON/OFF2_1

P73/KR3/SO01 POWER_ON/OFF2_2

POWER_ON/OFF2_3

7

RL_ON

MODEL1_OPT_4 MODEL1_OPT_0 SIDE_HP_MUTE MODEL1_OPT_3 MODEL1_OPT_2

VSS

REGC

P121/X1

P122/X2/EXCLK

P137/INTP0

P123/XT1

P124/XT2/EXCLKS

RESET

P40/TOOL0

P41/TI07/TO07

P120/ANI19

45

44

43

42

41

40

39

38

37

P147/ANI18

24

23

Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

1

36

P140/PCLBUZ0/INTP6

P61/SDAA0

2

35

P00/TI00/TXD1

P62

3

34

P01/TO00/RXD1

P63

4

P130

P31/TI03/TO03/INTP4

5

IC3000-*1

33 32

P20/ANI0/AVREFP

P75/KR5/INTP9/SCK01/SCL01

6

R5F100GEAFB#30

31

P21/ANI1/AVREFM

P74/KR4/INTP8/SI01/SDA01

7

30

P22/ANI2

P73/KR3/SO01

8

29

P23/ANI3

P72/KR2/SO21

9

28

P24/ANI4

P71/KR1/SI21/SDA21

10

27

P25/ANI5

P70/KR0/SCK21/SCL21

11

26

P26/ANI6

P30/INTP3/RTC1HZ/SCK11/SCL11

12

25

P27/ANI7

NetCast4.0 MICOM (RENESAS)

24 P147/ANI18

23

22

P146

P10/SCK00/SCL00

21 P11/SI00/RXD0/TOOLRXD/SDA00

20 P12/SO00/TXD0/TOOLTXD

19 P13/TXD2/SO20

18 P14/RXD2/SI20/SDA20

17

13

MICOM_LEAD_Cu

P50/INTP1/SI11/SDA11

CAM_CTL CAM_CTL

MODEL1_OPT_5

AMP_MUTE

SOC_RX

SOC_TX

INV_CTL

SOC_RESET

WOL_CTL

LED_R LED_R

POWER_DET

POWER_ON/OFF1

WOL/ETH_POWER_ON

MICOM_NON_LOGO_LIGHT R3012 10K

MICOM_TACT_KEY R3008 10K

MICOM_LCD/OLED R3005 10K

MICOM_GP3_12/15PIN R3004 10K

MICOM_M13 R3001 10K

MICOM_NON_GED R3000 10K

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

P60/SCLA0

P15/PCLBUZ1/SCK20/SCL20

22

P146

P13/TXD2/SO20

21

20

19

18

17

16

15

14

13

EYE_Q

R3036 3.3K

MODEL1_OPT_4 MODEL1_OPT_5

16

GED

MODEL1_OPT_3

P16/TI01/TO01/INTP5

NON_GED

VDD

MODEL_OPT_5

MODEL1_OPT_2

46

Ready for sample set

H13

47

IR_wafer(10pin)

M13

48

IR_wafer(12/15)

MODEL_OPT_4

15

MODEL_OPT_3

14

Need to Assign ADC port

P17/TI02/TO02

PDP

P51/INTP2/SO11

LCD / OLED

P10/SCK00/SCL00

MODEL_OPT_2

P12/SO00/TXD0/TOOLTXD

For LOGO LIGHT Ready for sample set

P14/RXD2/SI20/SDA20

LOGO TOUCH_KEY

P15/PCLBUZ1/SCK20/SCL20

NON LOGO TACT_KEY

P16/TI01/TO01/INTP5

MODEL_OPT_0 MODEL_OPT_1

P11/SI00/RXD0/TOOLRXD/SDA00

MODEL1_OPT_0 MODEL1_OPT_1

1

P17/TI02/TO02

MICOM_OLED_FRC R3007-*2 22K

MICOM_OLED_MAIN R3007-*1 56K

MICOM_LOGO_LIGHT R3013 10K

MICOM_TOUCH_KEY R3010 10K

MICOM_PDP R3007 10K

MICOM_H13 R3003 10K

MICOM_NC4_8PIN R3006 10K

MICOM_GED R3002 10K

0

P51/INTP2/SO11

MICOM MODEL OPTION

+3.5V_ST

P50/INTP1/SI11/SDA11

MICOM MODEL OPTION

R3035 3.3K

+3.5V_ST

EYE_Q

SOC_RESET

2013.02.05 30

LGE Internal Use Only


CK_GND

D3215 RCLAMP0524PA 1 10

CK+

2

CK-

12

8

5

3

D1-_HDMI1

2

D2_GND

2

D2+

1

9

3

8

4

7

TMDS_CH1-

TMDS_CH1+

D1+_HDMI1 GND_1

TMDS_CH2-

TMDS_CH2+

1

10

2

9

3

8

4

7

5

6

5

D2_GND

2

7

5

6

ARC

TX2P

TX2N

TX1P

TX1N

TX0P

TX0N

TXCP

TXCN

TCVDD12

TPVDD12

R0XCN

R0XCP

R0X0N

R0X0P

R0X1N

R0X1P

R0X2N

R0X2P

VDD33_2

[EP]GND

VDD12_3 67

68

69

70

71

72

73

74

75

76

77

78

79

80

81

82

83

84

85

86

88

GPIO0

57

CD-SENSE4

11

56

CD_SENSE3

R3XCP

12

55

GPIO2

R3X0N

13

54

CD_SENSE1

R3X0P

14

53

CD_SENSE0

R3X1N

15

52

WKUP

R3X1P

16

51

LPSBV

44 CBUS_HPD4

42

41

43 DSCL4

DSDA4

R3PWR5V

40 CBUS_HPD3

23

38 DSDA3

DSCL3

R1PWR5V

DSCL1

CBUS_HPD1

DSDA1

R0PWR5V

DSCL0

DSDA0

R4X2P

VDD12_2

R4X2N

R4X1N

39

R4PWR5V

37

45 35

22 36

DSDA5[VGA]

R4XCP

34

DSCL5[VGA]

46 32

47

21 33

20

R4XCN

31

R5PWR5V[VGA]

VDD33_1

29

48

30

19

28

SBVCC5

AVDD12_2

26

PWRMUX_OUT

49

27

50

25

17 18

24

R3X2N R3X2P

NC_3

GND_2

NC_2

NC_1

GND_1

2

9

3

8

TMDS_CH2-

4

7

TMDS_CH2+

1

10

2

9

3

8

4

7

5

6

NC_4

NC_3

GND_2

NC_2

NC_1

D1+_HDMI4

5

D2+

1

1/16W 5%

D2+_HDMI4

6

C

B

MHL_DET

Q3200

D3207

JK3203

C

C3223 0.047uF 25V

HDMI_ESD_SEMTEK

51U019S-312HFN-E-R-B-LG

HDMI1

HDMI S/W OUTPUT

B

6

D2+_HDMI1

E MMBT3906(NXP) Q3201

R3247 10K

R3243 1K

NC_1

51U019S-312HFN-E-R-B-LG

GPIO1

58

NC_4

D2-_HDMI4

GND_2

HDMI_ESD_SEMTEK

TPWR

59

R3XCN

R4X0N TMDS_CH1+

D1-_HDMI4

D2-_HDMI1

JK3202

8

NC_4

NC_2

RESET_N

60

+3.5V_ST TMDS_CH1-

D3214 RCLAMP0524PA 1 10

D2-

3 NC_3

CSDA

61

D3214-*1 IP4283CZ10-TBA

D1+

HDMI_ESD_NXP D3211-*1 IP4283CZ10-TBA

CSCL

62

HDMI_ESD_NXP

HDMI_ESD_SEMTEK D1_GND

4

D3211 RCLAMP0524PA 1 10

D2-

INT

63

D0+_HDMI4

D1-

6 5

D1+

4

10

SPDIF_IN

64

HDMI4 With MHL

MMBT3904(NXP) E

HDMI_RX2+

D0+_HDMI1

HDMI_ESD_SEMTEK

6

TMDS_CH2+

9

4

HDMI_RX1+

7

D1_GND

5

IC3201-*1 SII9587CNUC-3

RSVDL

65

D0+

NC_1

6

D0-_HDMI4

D0_GND

10

3

HDMI_RX2-

5

GND_1

TMDS_CH2-

HDMI_RX1-

7

7

2

HDMI_RX0+

D1-

6

6

4

TMDS_CH2+

NC_2

8

4

1

HDMI_RX0-

5

8

3

TMDS_CH2-

D0-_HDMI1

D0+

7

7

GND_2

3

TMDS_CH1+

D0-

9

8 9

66

HDMI_ESD_NXP

TMDS_CH1-

CK+_HDMI4

HDMI_CLK-

4

NC_3

9

2

GND_1

D0_GND

8

8

NC_4

10

1

TMDS_CH1+

7

THERMAL 89

D3215-*1 IP4283CZ10-TBA

CK-_HDMI4

9

HDMI_CLK+

3

TMDS_CH1-

R1X2N AVDD12_1

A2

CK+_HDMI1

CK+_HDMI1

11 10

MHL_DET

CK-_HDMI1

9

D3210-*1 IP4283CZ10-TBA

C

D0-_HDMI1

2 D0-

9

HDMI_ESD_NXP

CK-_HDMI1

6

CBUS_HPD0

13

4 5

R1X1P

VA3211 ESD_HDMI

VA3210 ESD_HDMI CEC_REMOTE

CE_REMOTE

3

R1X0P R1X1N

R1X2P

A1

10K R3245

1 2

R1X0N

R4X1P

DDC_SCL_4

14

D3210 RCLAMP0524PA 1 10

CK+

22

R3223

NC

EAG62611204

11 10

DDC_SDA_4

15

CEC_REMOTE

CK_GND

22

R3222

DDC_CLK

CK-

12 EAG62611204

16

OPT C3226 0.1uF 16V

CE_REMOTE

13

DDC_DATA

4

3

5% 1/16W

EN

D0+_HDMI1

VA3213 ESD_HDMI

ARC 14

OPT R3249 3.9K

15

10V

OC

D1-_HDMI1

DDC_CLK

SPDIF_OUT_ARC

VA3216 ESD_HDMI

2

UD R1XCN R1XCP

VDD12_1

D1+_HDMI1

16

17

C3202 1uF

DDC_DATA

GND

VA3212 ESD_HDMI

GND

C3208 0.1uF

D2-_HDMI1

17

18

C3205 10uF 10V

1/16W 5%

D2+_HDMI1

GND

5V

HDMI_HPD_4

MHL_ON_OFF

D3204

VA3206 ESD_HDMI

ARC

5

30V

5.6V

VA3207 ESD_HDMI

OPT R3248 1K

5V

19

R3254 100

5% 1/16W

DDC_SCL_1

HDMI_FREEPORT HP_DET

R3253 33

1

OPT

IN

220K R3206

20 HDMI_FREEPORT HP_DET

OUT

R3246 10K

22

IC3202 TPS2051BDBVR

D3206 MBR230LSFT1G

DDC_SDA_1

20

18

5V_HDMI_4

GND

22

R3208

19

5V_HDMI_4

BODY_SHIELD

R3215 100K

R3207

BODY_SHIELD

+5V_NORMAL

VA3215 ESD_HDMI

VA3208 ESD_HDMI

87

HDMI_HPD_1

R4X0P

33

AVDD12_3

5V_HDMI_1 R3250

HDMI1 With ARC

+5V_NORMAL 5V_HDMI_1

9 8 7 6 5 4 3 2 1

ESD_HDMI

CK_GND

9

3

8

TMDS_CH1+

GND_1

D0D0_GND

4

7

5

6

TMDS_CH2-

D0-_HDMI3

TMDS_CH2+

1

10

2

9

3

8

4

7

5

6

NC_4

HDMI_FOOSUNG JK3203-*1

DAADR019A

DAADR019A

TMDS_DATA2+ TMDS_DATA2_SHIELD TMDS_DATA2TMDS_DATA1+

HDMI_ESD_SEMTEK

TMDS_DATA1-

TMDS_DATA0_SHIELD TMDS_DATA0-

D2-

2 3

D2_GND D2+

TMDS_CLK+ TMDS_CLK_SHIELD

D3208-*1 IP4283CZ10-TBA

CEC

9

D1+_HDMI3

8

TMDS_CH1-

TMDS_CH1+

GND_1

4

7

5

6

TMDS_CLK-

HDMI_ESD_NXP

D1-_HDMI3

TMDS_CH2-

D2-_HDMI3 D2+_HDMI3

HDMI_ESD_SEMTEK

TMDS_CH2+

TMDS_DATA2+

2

TMDS_DATA2_SHIELD

3

TMDS_DATA2-

NC_1

D0+_HDMI3

D3208 RCLAMP0524PA 1 10

1

NC_2

TMDS_DATA0+

D1+

1

10

2

9

3

8

4

7

5

6

NC_4

NC_3

GND_2

NC_2

NC_1

RESERVED SCL SDA DDC/CEC_GND VDD[+5V] HOT_PLUG_DETECT

4

TMDS_DATA1+

5

TMDS_DATA1_SHIELD TMDS_DATA1-

6 7

TMDS_DATA0+

8

TMDS_DATA0_SHIELD

9

TMDS_DATA0-

10

TMDS_CLK+

11

TMDS_CLK_SHIELD

12

TMDS_CLK-

13

CEC

14

RESERVED

15

SCL

16

SDA

17

DDC/CEC_GND VDD[+5V]

18

HOT_PLUG_DETECT

19 20

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

VDD12_3

10K R3202

67

68

ARC

TX2P 69

70

TX2N

71

TX1P

72

TX1N

TX0P 73

74

TX0N

TXCP 75

TXCN

TCVDD12

45

R4PWR5V

2

C3209 0.1uF 16V

CBUS_HPD4

DSCL4

DSDA4

R3PWR5V

CBUS_HPD3

DSCL3

DSDA3

R1PWR5V

CBUS_HPD1

10K R3244

C3215 0.1uF 16V C3212 1uF 10V

C3222 10uF 10V C3218 10uF 10V

OUT

C3204 0.1uF 16V

C3206 0.1uF 16V

C3207 0.1uF 16V

C3201 10uF 10V

1 2 3 4

C3203 10uF 10V

C3217 0.1uF 16V

5 6 7 8 9 10 11

Vout=0.8*(1+R1/R2)

12 13

HDMI4

14 15 16 17 18

5V_HDMI_1

19

BODY_SHIELD

5V_HDMI_2

R3231 10

51U019S-312HFN-E-R-B-LG

HDMI3

76

77

78

TPVDD12

R0XCN 79

R0X0N

R0XCP 80

81

R0X0P 82

R0X1N 83

R0X1P 84

R0X2P

AVDD12_3

R0X2N 85

86

88 22 23

DSDA5[VGA]

R4XCP

C3213 1uF

1/16W R3233 5.1K 5%

R3240 10

R3232 10

C3214 1uF

1/16W R3234 5.1K 5%

5V_HDMI_4

5V_HDMI_3

20 BODY_SHIELD

JK3201

DSCL5[VGA]

46 44

D 3

GND_2

D1D1_GND

BODY_SHIELD

HDMI_FOOSUNG JK3202-*1

TMDS_DATA1_SHIELD

D0+

20

NC_3

47

21

GND/ADJ

19

BODY_SHIELD

TMDS_CH1-

48

20

R4XCN

1

18

D3209-*1 IP4283CZ10-TBA

CK+_HDMI3 CK+

VDD[+5V] HOT_PLUG_DETECT

20

2

19

VDD33_1

17

HDMI_ESD_NXP

CK-_HDMI3

R3216 10

R5PWR5V[VGA]

HDMI_HPD_4

ESD_HDMI CE_REMOTE

IN

16

DDC/CEC_GND

19

SBVCC5

AVDD12_2

13

15

SDA

18

49

DDC_SCL_4

11 10

VDD[+5V] HOT_PLUG_DETECT

18

DDC_SDA_4

EAG62611204

12

VA3201

NC

PWRMUX_OUT

R3X2P

14

SCL

17

LPSBV

50

HDMI_HPD_3

DDC/CEC_GND

51

17

DDC_SCL_3

DDC_CLK

RESERVED

16

52

16

R3X2N

DDC_SDA_3

SDA

15

R3X1P

12

CEC

13 14 15

C3211 0.1uF 16V

1/16W R3213 5.1K 5%

WKUP

11

TMDS_CLK-

12

CEC

SCL

10

TMDS_CLK_SHIELD

11

RESERVED

D3209 RCLAMP0524PA 1 10

CD_SENSE0

Device Address : 0XB0

R3X1N

IC3200 AZ1117BH-1.2TRE1

9

TMDS_CLK+

10

TMDS_CLK-

DDC_SCL_3

8

TMDS_DATA0-

9

TMDS_CLK+

R3205 22

CEC_REMOTE

CD_SENSE1

53

7

TMDS_DATA0_SHIELD

8

TMDS_DATA0-

DDC_SDA_3

C3210 0.1uF 16V

1/16W 5%

TMDS_DATA0_SHIELD

R3203 22

DDC_DATA

CK-

54

14

MHL_DET +3.5V_ST +5V_NORMAL

6

TMDS_DATA0+

7

TMDS_CLK_SHIELD

13

13

R3X0P

5

TMDS_DATA1-

6

TMDS_DATA0+

4

TMDS_DATA1_SHIELD

5

TMDS_DATA1-

3

TMDS_DATA1+

4

C3200 10uF 10V

2

TMDS_DATA2-

3

TMDS_DATA1+

AO3438 Q3202

1

TMDS_DATA2_SHIELD

2

TMDS_DATA1_SHIELD

20

TMDS_DATA2+

1

TMDS_DATA2-

BODY_SHIELD

14

DAADR019A

R3212 1

VA3202 ESD_HDMI

VA3200

R3X0N

FHD

43

G TMDS_DATA2+

15

12

42

D2-_HDMI3

HDMI_FOOSUNG JK3201-*1

DAADR019A

TMDS_DATA2_SHIELD

16

R3XCP

41

D1-_HDMI3 D1+_HDMI3

S

HDMI_FOOSUNG JK3200-*1

HDMI_HPD_3

VA3214 ESD_HDMI

GPIO2

11

40

+5V_NORMAL R3204 10K

HDMI2

D2+_HDMI3

GND

CD_SENSE3

55

R3XCN

39

JK3200

17

CD-SENSE4

56

10

38

CK+_HDMI3

+3.3V_NORMAL

HDMI_FREEPORT HP_DET 19 5V

GPIO0

57

HDMI_S/W_RESET

VDD12_1

37

NC_1

D0+_HDMI3

5V_HDMI_3

GPIO1

58

IC3201 SII9587CNUC

36

CK-_HDMI3

D0-_HDMI3

R3252 33

L3203

L3202

NC_2

87

[EP]GND HDMI3

GND_2

D2+_HDMI2

51U019S-312HFN-E-R-B-LG

59

9

NC_3

D2-_HDMI2

D2+

8

HDMI_HPD_2

6

R1X2P AVDD12_1

35

5

TPWR

34

7

60

33

8

4

7

DSCL1

3

DDC_SCL_3

R1X2N

DSDA1

6

9

RESET_N

DDC_SCL_2

5

TMDS_CH2+

10

2

I2C_SDA5

61

DDC_SDA_2

7

TMDS_CH2-

1

I2C_SCL5

6

R0PWR5V

GND_1

8

4

D2+_HDMI2

DDC_SCL_4

HDMI_INT

R1X1P

32

TMDS_CH1+

D1+_HDMI2

33

CBUS_HPD0

3 D2_GND

47K DDC_SDA_4

R3214

5

HDMI_HPD_1

9

NC_4

CSDA

33

DSCL0

D1-_HDMI2

2 D2-

DDC_SDA_3

HDMI_ESD_NXP

D2-_HDMI2

D3213-*1 IP4283CZ10-TBA

TMDS_CH1-

62

R3237

DSDA0

D1+

R3229

33

DDC_SCL_1

D3213 RCLAMP0524PA 1 10

D1_GND

R3226 47K

47K

R3236

VDD12_2

D1-

D1+_HDMI2

R3220

R3218 47K

CSCL

R1X1N

D1-_HDMI2

HDMI_ESD_SEMTEK

D0+

33

63

31

D0+_HDMI2

D0_GND

D0+_HDMI2

D3205

R3211

4

30

D3203

INT

R1X0P

DDC_SDA_1

NC_1

D0-_HDMI2

29

D3201

28

6

NC_2

64

THERMAL 89

R4X2P

5

GND_2

3

D2+_HDMI4

7

SPDIF_IN

R1X0N

27

8

4

NC_3

R4X2N

6

3

CK+_HDMI2

NC_4

D2-_HDMI4

5

TMDS_CH2+

9

RSVDL

65

26

D0-_HDMI2

D0-

10

2

66

2

R4X1P

GND_1

TMDS_CH2-

1

1

D1+_HDMI4

7

TMDS_CH1+

+3.3V_NORMAL

R1XCP

25

4

TMDS_CH1-

CK+_HDMI2

16V 0.1uF C3225

C3224 0.1uF 16V

R1XCN

24

CK+

8

A2

9

3

CK-_HDMI2

+3.5V_ST

A1

2

HDMI2 +5V_NORMAL 5V_HDMI_4

HDMI_ESD_SEMTEK

18

VDD33_2

C

C

CK_GND

+5V_NORMAL 5V_HDMI_3

HDMI_ESD_NXP D3212-*1 IP4283CZ10-TBA

CK-_HDMI2

R4X1N

1

D3212 RCLAMP0524PA 1 10

CEC_REMOTE

R4X0P

2

CE_REMOTE CK-

D1-_HDMI4

3

DDC_SCL_2

D0+_HDMI4

4

DDC_SDA_2

NC

R4X0N

6 5

47K

D0-_HDMI4

7

R3228

47K

DDC_SCL_1

CK+_HDMI4

8

R3225 DDC_SDA_1

VA3204 ESD_HDMI

CK-_HDMI4

9

DDC_CLK

C

11 10

47K

A2

EAG62611204

12

22 DDC_SCL_2

VA3203 ESD_HDMI

A1

13

R3210

DDC_DATA

R3219

R3217 47K

C

14

D3202

DDC_SDA_2

A2

15

VA3209 ESD_HDMI

22

A1

16

R3209

C

17

GND

A2

D3200

HDMI_FREEPORT HP_DET 19 5V 18

A1

VA3205 ESD_HDMI

20

+5V_NORMAL 5V_HDMI_2

HDMI_HPD_2

5V_HDMI_2

A1

BODY_SHIELD

A2

R3251 33

C3220 1uF

1/16W R3241 5.1K 5%

R3238 10

C3219 1uF

1/16W R3239 5.1K 5%

GP4 HDMI

32

LGE Internal Use Only


JK3401 JSTIB15 VIN

R3400 33

VCC

B

GND

C

SPDIF_OUT C3400 0.1uF 16V

1/10W 5%

OPT

JACK_PARK JK3403 PEJ038-3B6

+3.3V_NORMAL GND

5

JACK_KSD JK3403-*1 KJA-PH-0-0177 GND

5

R3406 HP_OUT R3409 100

4

10K HP_OUT

HP_DET 1/16W 5%

SHIELD

C3402 47pF 50V

VA3400 5.5V

R3404 150 HP_LOUT

A Fiber Optic

+3.3V_NORMAL

SPDIF OUT

L

4

L

4

DETECT

3

DETECT

3

R

1

R

1

R3405 150 HP_ROUT

ADUC 5S 02 0R5L

EAG61030009 1/10W 5%

COMPONENT 1 PHONE JACK

EAG61030001

VA3405 5.6V

CVBS 1 PHONE JACK

+3.3V_NORMAL

OPT

+3.3V_NORMAL

C3401 18pF R3402 10K R3407 100

R3403 330K R3408 100

COMP1_DET

AV1_CVBS_DET

1/16W 5% VA3401 5.6V

VA3402 5.6V

JACK_PARK JK3400 PEJ038-4G6

JACK_PARK JK3402 PEJ038-4Y6 5

M5_GND

4

M4

3 1 6

M6

1/16W 5%

for audio Hum noise (L) 5

M5_GND

4

M4

M3_DETECT

3

M3_DETECT

M1

1

M1

6

M6

COMP1_Y

C3403 0.1uF 16V

COMP1/AV1/DVI_L_IN VA3403 5.6V

EAG61030012

EAG61030011 COMP1_Pb COMP1/AV1/DVI_R_IN

JACK_KSD

JACK_KSD

JK3400-*1 KJA-PH-1-0177-2

JK3402-*1 KJA-PH-1-0177-1

5

M5_GND

4

M4

3

M3_DETECT

1

M1

6

M6

VA3404 5.6V

5

M5_GND

4

M4

3

M3_DETECT

1

M1

6

M6

COMP1_Pr AV1_CVBS_IN

EAG61030007 EAG61030006

SOC_RX

SOC_TX

P3400

+3.5V_ST

12507WS-04L

R3401 10K

1

2

3

4 5

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

BSD-NC4_H034-HD JACK HIGH/MID

2012.10.09

LGE Internal Use Only


EPI_LOCK6 VCOM_DYN PMIC_RESET I2C_SDA2 I2C_SCL2 GST_SOC GCLK_SOC EO_SOC MCLK_SOC

SMD TOP for EMI GASKET_8.0X6.0X8.5H M201 MDS62110209

EA98 GASKET_8.0X6.0X8.5H M202 MDS62110209

GASKET_8.0X6.0X8.5H M203 MDS62110209

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

BSD-NC4_H036-HD NC4_H13 NON_EPI(OLED)

2013.02.22 36

LGE Internal Use Only


+3.5V_ST

Place Near Micom +3.5V_ST

10K R4000 OPT

LOGO_LIGHT R4004 33

LOGO_LIGHT LOGO_LIGHT

R4009 10K 5%

R4006 100 KEY1

LOGO_LIGHT_WAFER

VA4001 5.6V AMOTECH CO., LTD.

R4007 100 LOGO_LIGHT B

LOGO_LIGHT R4001 10K

R4008 10K 5%

LOGO_LIGHT R4003 33

C4000 0.1uF 16V

C

KEY2 C4001 0.1uF

1K Q4000 R4002 MMBT3904(NXP) E LOGO_LIGHT

C4002 0.1uF

IR_WAFER_8P

VA4000 5.6V AMOTECH CO., LTD.

P4002 12507WR-08L

KEY2

+3.5V_ST L4001 BLM18PG121SN1D

+3.5V_ST

1

2

+3.5V_ST C4005 1000pF 50V R4005 10K 5%

GND

LOGO LOGO_LIGHT_WAFER NON_OLED

IR

NON_OLED

IR C4006 100pF 50V

VA4002 5.6V

GND AMOTECH CO., LTD.

R4011 100

EYE_SCL

EYE_SCL

VA4004 ADMC 5M 02 200L OPT

EYE_SDA

3

4

5

6

7

8

R4010 100

9

EYE_SDA GND

OLED_EYE_SDA

OLED_EYE_SCL

VA4003 ADMC 5M 02 200L OPT

+3.3V_NORMAL

L4000 120-ohm BLM18PG121SN1D

MAX 0.4A

L4002

C4004 22uF 10V

C4007 0.1uF

R4012 100

+3.5V_WOL

1

2

3.3V

USB_DM

3

4

RST

USB_DP

5

6

RX

GND

7

8

TX

M_REMOTE_RX

WOL

10

RESET

M_REMOTE_TX

9

12

CTS

14

+3.5V_ST

WIFI_DM

WIFI_DP C4016 5pF 50V

120-ohm

P4003 SMAW200-H18S1

C4015 5pF 50V

WOL/WIFI_POWER_ON

M_REMOTE_RTS C4012 1000pF 50V

For EMI

AR4000 100 1/16W

+3.3V_NORMAL

R4014 10K

+3.5V_WOL

M_RFModule_RESET

GND NC R4013 22

VA4005 5.6V AMOTECH CO., LTD. OPT

13

M_REMOTE_CTS L4003 +3.5V_ST BLM18PG121SN1D OPT C4008 C4009 C4013 47pF 47pF 47pF 50V 50V 50V

C4011 1000pF 50V

IR

15

16

GND

EYE_SCL

17

18

EYE_SDA

IR

C4010 100pF 50V OPT

11

OPT C4014 47pF 50V

For EMI OLED_EYE_SDA

OLED_EYE_SCL

19 GND

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

BSD-NC4_H037-HD NC4_H13 IR/KEY_OLED

2013.02.25 40

LGE Internal Use Only


+3.3V_NORMAL

CAMERA C4202 4.7uF

PGANG

100K CAMERA R4216

PSELF R4215100K CAMERA 22

23

10K R4218

OPT10K R4219 OVCUR2 24

SDA

25

V5

CAMERA

19

OVCUR4

IC4200 GL852G-31

18

TEST/SCL

17

RESET

6

16

DP4

7

15

DM4

DP3

/RST_HUB C4209 0.1uF CAMERA

AVDD_3

DM3

AVDD_2

CAMERA R4214 1% 680 RREF C4205

14

5

DM2

13

4

12

DP1

DP2

CAMERA C4208 0.1uF

AVDD_1

11

USB_CAMERA_DP

3

10

0.1uF CAMERA

OVCUR3

X2

USB_CAMERA_DM

20

9

C4201

DM1

8

BLM18PG121SN1D C4200 CAMERA 1uF 25V

0 R4210 CAMERA USB_DP3

2

X1

CAMERA L4200 120-ohm

DVDD

THERMAL 29

1/16W 5%

0 R4206 CAMERA USB_DM3

21

1

DP0

+3.3V_NORMAL

CAMERA R4217 10K

USB2_HUB_IC_IN_DP

26

DM0

0 R4205 CAMERA

27

CAMERA

USB2_HUB_IC_IN_DM

+3.3V_NORMAL

28

0 R4204

V33

[EP]GND

0.1uF

OVCUR1

CAMERA C4203

From HUB USB_Camera

C4206

0.1uF CAMERA

CAMERA P4200 12507WR-12L

0.1uF CAMERA CAM_SLIDE_DET OPT GND_2

2 C4213 4.7uF 10V CAMERA

R4211 33 CAMERA

R4212 33 CAMERA CAMERA AUD_LRCK

+5V_NORMAL

CAMERA POWER ENABLE CONTROL

AUD_SCK

0 R4201

0 R4203 USB_DP3

USB2_HUB_IC_IN_DP NON_CAMERA

NON_CAMERA

CAM_CTL

R4207 3.3K

R4208 22K

5

33pF 50V C4211

7

ST_BY_DET_CAM

8

R4220 10K CAMERA USB_CAMERA_DP

9

10

11

USB_CAMERA_DM

C B

CAM_PWR_ON_CMD

Q4200 MMBT3904(NXP) CAMERA_NON_OLED E

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

CAMERA

6

C4210 4.7uF 10V CAMERA_NON_OLED

R4209 2.2K CAMERA_NON_OLED

CAMERA_NON_OLED

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

4

33pF R4213 50V C4212 33 CAMERA

RCLAMP0502BA OPT D4200

USB_DM3

D

S NON_CAMERA 0 R4202

G

CAMERA_NON_OLED

NON_CAMERA 0 R4200

+3.5V_CAM

3

33pF 50V C4214

L4201 CAMERA_NON_OLED Q4201 UBW2012-121F OLED PMV48XP

+3.5V_ST

USB2_HUB_IC_IN_DM

CAMERA

AUD_LRCH

CAMERA

X-TAL_2

CAMERAVA4201

3 CAMERA

VA4200

2

ZD4200 5V

4 C4207 22pF CAMERA

1 GND_1 C4204 22pF

CAMERA

X-TAL_1

1

33pF 50V C4215

+3.5V_CAM

OPT

X4200 12MHZ

12 13

BSD-NC4_H042-HD NC4_H13

2012.03.04

USB_HUB

42

LGE Internal Use Only


+5V_USB_1

USB1 (3.0) MAX 1.2A C4400 10uF 10V

JK4400 SJ113262

+3.3V_NORMAL VBUS

OCP USB1 R4500 10K OPT

DUSB3_DM

R4501 10K

D+ USB3_DP

IC4500 BD82020FVJ

GND

+5V_USB_1

1

2

3

4

+5V_NORMAL

7

3

6

4

5

USB3_RX0M STDA_SSRX+

OUT_2 USB3_RX0P OUT_1

C4501

GND_DRAIN

10uF 10V STDA_SSTX-

OC USB3_TX0M

STDA_SSTX+ USB_CTL1

OCP USB2/3

+5V_USB_2

3

6

4

5

10uF 10V FLT2

D4402

RCLAMP0502BA

D4401

RCLAMP0502BA

9

3AU04S-305-ZC-(LG) JK4300 1

3

2

2 C4322

8

USB3 (2.0) MAX 1.0A

1

10K

USB_DP2 +5V_USB_2

OUT2

C4337 10uF 10V

USB_DM3

USB_DP3

C4310 10uF 10V

/USB_OCD2 C4301 10uF 10V

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

USB DOWN STREAM

OUT1

4

7

+5V_USB_3

RCLAMP0502BA D4300

EN2 USB_CTL2

/USB_OCD3

5

USB_CTL3

FLT1 USB_DM2

7

SHIELD

3AU04S-305-ZC-(LG) JK4302

+5V_USB_3

6

10

USB2 (2.0) MAX 1.0A

RCLAMP0502BA D4302

EN1

2

8

9

IN

1 THERMAL

GND C4302 0.1uF 16V

10K

+5V_NORMAL

R4302

IC4306 TPS2066CDGNR [EP]GND

R4301

+3.3V_NORMAL

D4400

RCLAMP0502BA

USB3_TX0P

5

3

EN /USB_OCD1

2

STDA_SSRX-

OUT_3

USB DOWN STREAM

IN_2

8

4

IN_1 C4500 0.1uF 16V

1

5

GND

BSD-NC4_H044-HD 2012-11-09 USB JACK

LGE Internal Use Only


+3.3V_NORMAL

Full Scart(18 Pin Gender)

EU R4801 10K

CLOSE TO JUNCTION EU R4802 100

EU C4804 0.1uF

VA4801 5.6V EU

SC_DET

1/16W 5%

SC_CVBS_IN VA4807 5.5V EU

SHIELD 19 AV_DET 18 17 16 15 14 13 12 11

75

COM_GND

R4800 EU

VA4808 5.5V OPT

SYNC_IN

DTV/MNT_V_OUT

SYNC_OUT SYNC_GND RGB_IO SC_FB R_OUT

VA4802 5.6V EU

R_GND G_OUT

10 G_GND 9

SC_R ID

8

VA4803 5.5V EU

B_OUT 7 AUDIO_L_IN 6 B_GND 5

SC_G

AUDIO_GND 4

VA4804 5.5V EU

AUDIO_L_OUT 3 AUDIO_R_IN 2 AUDIO_R_OUT 1

SC_B VA4805 5.5V EU

DA1R018H91E JK4800 EU

SC_ID

SC_L_IN VA4809 5.6V EU

VA4800 20V EU

SC_R_IN VA4806 5.6V EU

BLM18PG121SN1D L4800 EU EU C4800 1000pF 50V

DTV/MNT_L_OUT EU C4802 4700pF

BLM18PG121SN1D L4801 EU EU C4801 1000pF 50V

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

EU C4803 4700pF

DTV/MNT_R_OUT

BSD-NC4_H048-HD 2012.10.31 SCART GENDER

LGE Internal Use Only


Ethernet Block

LAN_JACK_POWER

C5100 0.1uF 16V

C5101 0.01uF 50V

C5102 0.1uF 16V

C5103 0.01uF 50V

JK5100 XRJH-01A-4-DA7-180-LG(B) LAN_XML 1

2

3

4

5

6

P1[CT]

P2[TD+] EPHY_TDP P3[TD-] EPHY_TDN P4[RD+] EPHY_RDP P5[RD-] EPHY_RDN P6[CT]

VA5100 5.5V

7

8

9

10

11

D1

D2

D3

D4

VA5101 5.5V

VA5102 5.5V

VA5103 5.5V

P7

P8

P9

P10[GND]

P11

YL_C

YL_A

GN_C

GN_A

12 SHIELD

JK5100-*1 TLA-6T764 LAN_TDK 1

2

3

4

5

6

7

8

9

10

11

D1

D2

D3

D4

R1

R2

R3

R4

R5

R6

R7

R8

R9

R10[GND]

R11

YL_C

YL_A

GN_C

GN_A

12 SHIELD

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LAN_VERTICAL

2011.12.09 50

LGE Internal Use Only


Ethernet Block

R5215

3.3K

+3.3V_WOL

EPHY_ACTIVITY

R5217 3.3K

ET_RXER

LAN_JACK_POWER

+3.3V_WOL

Place this cap. near IC

+3.5V_WOL

EPHY_CRS_DV

C5203 0.1uF 16V

ET_RXER

33 21

PHYRSTB

RXDV

8

17

TXD[1]

1/16W 5%

R5219 10K

1/16W 1%

3.3K

EPHY_MDC 33 R5220

/RST_PHY (from SOC)

EPHY_EN C5212 0.1uF OPT

OPT 33 R5221

EDID_WP (PHY reset from MICOM)

EPHY_TXD1

TXD[0]

+3.3V_WOL

5pF

C5202

R5209

C5211 0.1uF 16V

G

EPHY_INT R5208 3.3K

TXC

DVDD33

RXC

RXD[3]/CLK_CTL OPT

C5209

RXD[1] 33 EPHY_RXD0

EPHY_MDIO

Place near IC

EPHY_RXD1

33pF

R5201

R5207

33 RXD[2]/INTB

9 RXD[0] 33 R5206

3.3K

R5200

WOL/ETH_POWER_ON

16

TXD[2]

15

18

14

7

13

AVDD33_1

12

TXD[3]

11

TXEN

19

10

20

R5212 1.5K

R5205 MDC

6

+3.3V_WOL

D

22

5

3.3K

S

MDIO

MDI-[1]

R5203

+3.5V_WOL

LED0/PHYAD[0]/PMEB

23

MDI+[1] +3.3V_WOL EPHY_RDN

Q4301 PMV48XP

LED1/PHYAD[1]

IC5200 RTL8201F-VB-CG

24

4

EPHY_RDP

+3.5V_ST

CRS/CRS_DV

COL

RXER/FXEN

DVDD10OUT

AVDD33_2

CKXTAL1

THERMAL 33

MDI-[0] EPHY_TDN

WOL POWER ENABLE CONTROL

+3.3V_WOL

25

3

26

MDI+[0]

Route Single 50 Ohm, Differential 100 Ohm EPHY_TDP

27

2

28

1

29

RSET AVDD10OUT

30

R5204 2.49K 1%

32

[EP]

50V Place this Res. near IC

31

CKXTAL2

C5207 20pF

Place this cap. near IC

C5205 0.1uF 16V

R5210

R5218 0

1M R5202

GND_1

X-TAL_1

OPT

25MHz X5200

1 X-TAL_2

3

4

2

+3.3V_WOL

GND_2

C5206 20pF 50V

ET_COL/SNI

Place 0.1uF close to each power pins

51

C5201 0.1uF 16V

EPHY_TXD0

C5200 4.7uF 10V

EPHY_REFCLK

BLM18PG121SN1D

EPHY_ACTIVITY

C5208 0.1uF 16V

ET_COL/SNI L5200 120-ohm

R4317 22K

C4325 4.7uF 10V

R4318 2.2K

WOL_CTL

R4316 3.3K

C Q4300 MMBT3904(NXP)

B

E

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

BSD-NC4_H052-HD 2012-09-12 ETHERNET

LGE Internal Use Only


R5602 0

Separate DGND AND AVSS

C5613 2200pF 50V

OUT_A NC_6

44

NC_5

43

BST_B

42

BST_C

41

NC_4

40

NC_3

19

LRCLK

20

SCLK

21

SDIN

22

39

OUT_C

SDA

23

38

PGND_CD_2

SCL

24

37

PGND_CD_1

L5606 10.0uH NRS6045T100MMGK NRS6045T100MMGK

50V 0.033uF C5625

L5604 10.0uH SPK_R+

SPEAKER_R C5631 0.47uF 50V

WOOFER_MUTE

+3.3V_NORMAL

C5606 L5602 0.1uF BLM18PG121SN1D 16V

C5617 C5610 0.1uF 16V

OUT_D

PVDD_CD_2

BST_D

PVDD_CD_1

GVDD_OUT

VREG

GND

AGND

DVSS

C5614 0.1uF

R5604

C5619 0.1uF 50V

0.033uF 50V

C5621 10uF 35V

C5623 10uF 35V

C5638 2200pF 50V

C5634 0.1uF 50V

C5639 2200pF 50V

C5635 0.1uF 50V

C5629 330pF 50V 1/16W

33

C5628 330pF 50V

+24V_AMP

R5614 18

AMP_RESET_N

R5605 R5606

C56151uF 25V

WOOFER_MUTE

I2C_SCL1

33 33

DVDD

I2C_SDA1

STEST

RESET

AUD_SCK AUD_LRCH

SPEAKER_L

SPK_L50V 0.033uF C5624

36

35

34

49

18

PDN

C5637 2200pF 50V

C5633 0.1uF 50V

R5612 18

R5613 18

1

OUT_B

45

VR_DIG

AUD_LRCK

C5630 0.47uF 50V

1/16W

C5616 0.033uF 50V PVDD_AB_2

BST_A

PVDD_AB_1 2

3

4

NC_1

SSTIMER

PBTL

AVSS

PLL_FLTM

PLL_FLTP

NC_2 7

8

9

10

46

17

25

E

PGND_AB_1

DVSSO

33

10K

PGND_AB_2

47

16

TAS5733 IC5600

B

C5605 4.7uF C5607 0.1uF 10V

48

15

32

AMP_MUTE

100 C5602 1000pF Q5600 50V MMBT3904(NXP)

[EP]

C5636 2200pF 50V

C5632 0.1uF 50V

C5627 330pF 50V

MCLK

30

C

C5618 0.1uF 50V

C5626 330pF 50V

C5620 C5622 10uF 10uF 35V 35V

OSC_RES

29

AUD_MASTER_CLK

14

28

R5607 1%

13

27

18K

AVDD A_SEL_FAULT

26

R5608 15K

11

VR_ANA C5604 0.1uF 16V

SPK_L+ R5611 18

+24V_AMP

THERMAL

C5603 10uF 10V

12

OPT ZD5601 5V

L5601

R5603

R5600

470

BLM18PG121SN1D

+3.3V_NORMAL

R5601 10K

R5609

31

C5608 0.047uF

5

C5609 4700pF

+3.3V_NORMAL

Close to Speaker

NRS6045T100MMGK L5605 10.0uH

6

C5601 0.1uF 50V

0.047uF

C5611 4700pF

L5600 UBW2012-121F

R5610 470

This parts are Located on AVSS area.

+24V_AMP

C5612

+24V

SPK_RL5603 10.0uH NRS6045T100MMGK

WAFER-ANGLE

SPK_L+

SPK_L-

SPK_R+

SPK_R-

4

3

2

1 P5600

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

GP4_MT5369 AUDIO[ST]

2011.11.21 58

LGE Internal Use Only


WAFER-ANGLE FILM_SPK R5700 0

SPK_WOOFER_L+

4

SPK_WOOFER_L-

GND-4

3

SPK_WOOFER_R+

2

Separate DGND AND AVSS SPK_WOOFER_R-

1 P5700

+24V_AMP_WOOFER

+12V

FILM_SPK L5707 UBW2012-121F

FILM_SPK C5701 0.1uF 50V

PGND_AB_1

46

OUT_B

45

NC_6

44

NC_5

43

BST_B

42

BST_C

41

NC_4

40

NC_3

SPK_WOOFER_L-

SCLK

21

SDIN

22

39

OUT_C

SDA

23

38

PGND_CD_2

SCL

24

37

PGND_CD_1

FILM_SPK L5702

BLM18PG121SN1D

C5710 0.1uF 16V WOOFER

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

C5719 0.1uF 50V FILM_SPK

C5721 10uF 35V

C5723 10uF 35V

FILM_SPK 0.033uF 50V FILM_SPK

SPK_WOOFER_R+ 1/16W FILM_SPK C5726 330pF 50V

FILM_SPK C5731 0.47uF 50V

FILM_SPK C5727 330pF 50V 1/16W

OPT R5710

FILM_SPK R5711 18

OUT_D

PVDD_CD_2

PVDD_CD_1

BST_D

GVDD_OUT

VREG

AGND

C5717

FILM_SPK FILM_SPK R5712 18

+3.3V_NORMAL FILM_SPK C5706 0.1uF 16V

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

GND

C5714 0.1uF FILM_SPK

+24V_AMP_WOOFER

FILM_SPK C5734 0.1uF 50V

FILM_SPK C5738 2200pF 50V

FILM_SPK C5735 0.1uF 50V

FILM_SPK C5739 2200pF 50V

WOOFER_R

SPK_WOOFER_RL5705 10K

FILM_SPK 33 R5702

DVSS

R5704FILM_SPK

DVDD

R5703FILM_SPK

33

OPT R5709

AMP_RESET_N

33

C57151uF 25V FILM_SPK

I2C_SCL1

STEST

RESET

I2C_SDA1

NRS6045T100MMGK L5703 10.0uH FILM_SPK

AUD_SCK AUD_LRCH

L5706 10.0uH NRS6045T100MMGK

FILM_SPK 50V 0.033uF C5725

36

25

35

20

34

LRCLK

33

19

32

18

31

17

PDN

FILM_SPK

WOOFER_L

FILM_SPK C5737 2200pF 50V

FILM_SPK FILM_SPK 50V 0.033uF C5724

VR_DIG

AUD_LRCK

FILM_SPK C5733 0.1uF 50V

FILM_SPK C5736 2200pF 50V

R5714 18 FILM_SPK

10K

PVDD_AB_1

OUT_A

PGND_AB_2

47

FILM_SPK C5732 0.1uF 50V

FILM_SPK C5730 0.47uF 50V

FILM_SPK C5729 330pF 50V

[EP]

48

DVSSO

C5707 0.1uF

FILM_SPK R5713 18 FILM_SPK C5728 330pF 50V

FILM_SPK FILM_SPK C5720 C5722 C5718 10uF 10uF 0.1uF 35V 35V 50V FILM_SPK

1

3

4

TAS5733 IC5700

49

5

2

FILM_SPK C5713 2200pF 50V NC_1 FILM_SPK BST_A C5716 0.033uF PVDD_AB_2 50V SSTIMER

NC_2

AVSS

PBTL

7

8

9

PLL_FLTP

10

16

30

C5705 FILM_SPK 4.7uF 10V

15

WOOFER

100FILM_SPK C5702 1000pF 50V

MCLK OSC_RES

29

AUD_MASTER_CLK

14

11

VR_ANA R5705 1% FILM_SPK

13

28

WOOFER_MUTE

FILM_SPK 18K

AVDD A_SEL_FAULT

27

FILM_SPK R5701

R5706 15K

C5704 0.1uF 16V FILM_SPK

Close to Speaker SPK_WOOFER_L+

+24V_AMP_WOOFER

THERMAL

FILM_SPK

C5703 10uF 10V

12

L5701

470

FILM_SPK

OPT ZD5701 5V

0.047uF

BLM18PG121SN1D

R5708 470

FILM_SPK R5707

PLL_FLTM

FILM_SPK C5708

+3.3V_NORMAL

FILM_SPK NRS6045T100MMGK L5704 10.0uH

6

FILM_SPK C5709 4700pF

C5712

GND-4

FILM_SPK 0.047uFFILM_SPK

This parts are Located on AVSS area.

26

OPT L5700 UBW2012-121F

FILM_SPK4700pF C5711

+24V

FILM_SPK

10.0uH NRS6045T100MMGK FILM_SPK

BSD-NC4_H038-HD NC4_H13 TI_AMP_FILM_SPK

2013.02.01 57

LGE Internal Use Only


+12V EU

AUD_OUT >> EU/CHINA_HOTEL_OPT

IC6000 AZ4580MTR-E1

L6000 EU

EU OUT1

R6000

C6000 1uF 25V EU

OPT C6002 6800pF

OPT R6002

33K

EU

R6004

IN1-

470K C6003 33pF EU

IN1+

VEE SCART_AMP_L_FB

1

8

2

7

4

C6004 EU

0.1uF OUT2

R6011 2.2K

50V SIGN600002

[SCART AUDIO MUTE]

EU C6008 DTV/MNT_R_OUT

EU 3

VCC

6

IN2-

R6008

EU

33K

OPT R6010 470K

5

OPT

1uF

C6007

25V

DTV/MNT_L_OUT

6800pF

EU

IN2+

C C6005 EU 33pF

Q6000 MMBT3904(NXP)

SCART_AMP_R_FB

B

EU_SCART_MUTE_ISAHAYA Q6002 RT1P141C-T112

EU

SCART_Lout

SCART_MUTE

B

C

E

R6013 1K

E

2.2K DTV/MNT_L_OUT

SCART_Rout DTV/MNT_R_OUT

Q6001 MMBT3904(NXP) E

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

E

R6014 1K B

B

PDTA114ET Q6002-*1 C

EU C

EU

EU_SCART_MUTE_NXP

SCART AUDIO AMP

2011.11.21 60

LGE Internal Use Only


HP_OUT_H13

HP_OUT_H13

C6109-*1 18pF

C6104-*1 18pF

EARPHONE AMP

IC6100 TPA6138A2

HP_OUT C6100 R6100 1uF 10V HP_OUT 10K

+INR

HP_OUT_MTK

C6104 180pF

HP_OUT R6106 43K

HP_OUT

-INR

HP_ROUT_MAIN 1%

R6103 33K HP_OUT_MTK HP_OUT_H13 R6103-*1 43K

C6108 10pF 50V

OUTR

1

14

13

2

12

3

+INL

HP_OUT_MTK

HP_OUT R6104 -INL HP_OUT 43K

C6109 180pF

HP_OUT R6101 10K

C6101 1uF 10V HP_OUT HP_LOUT_MAIN

OUTL

C6106 10pF 50V

1%

R6102 33K HP_OUT_MTK HP_LOUT_AMP

HP_ROUT_AMP

GND_1

+3.3V_NORMAL

11

4

UVP

+3.3V_NORMAL

HP_OUT_H13 R6102-*1 43K 1%

MUTE

SIDE_HP_MUTE

HP_OUT

4.7K R6105

VSS

5

10

6

9

GND_2

VDD

HP_OUT C6102 1uF 10V

HP_OUT

1%

HP_OUT CN

7

8

CP

L6100 120-ohm BLM18PG121SN1D

C6105 1uF 10V

HP_OUT C6107 0.1uF 16V

C6103 1uF 10V HP_OUT

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

HEADPHONE AMP

2011.09.29 61

LGE Internal Use Only


CI POWER ENABLE CONTROL IC6200 AP2151WG-7

+5V_NORMAL

IN

5

+5V_CI_ON

1

OUT

CI 2

CI R6217 100

PCM_5V_CTL

EN

4

3

GND

FLG

C6210 1uF 25V CI

R6219 10K CI

R6218 10K CI

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

CI SLOT

2011.10.31 62

LGE Internal Use Only


B-CAS (SMART CARD) INTERFACE

+3.3V_NORMAL

INT CMDVCC : STATUS --------------------------------HIGH HIGH CARD PRESENT LOW HIGH CARD not PRESENT

+3.3V_NORMAL

IC6300 TDA8024TT

OPT

OPT R6304

2.7K JAPAN R6306

5V/3V

R6300 22 R6302

SMARTCARD_PWR_SEL/SD_EMMC_DATA[1]

PGND

+5V_NORMAL

S2

JAPAN

28

2

27

3

26

4

25

5

24

6

23

AUX2UC

AUX1UC

JAPAN R6316 1.2K

JAPAN

1

OPT R6319 1.2K

CLKDIV2

JAPAN R6315 1.2K

CLKDIV1

OPT R6318 1.2K

CLKDIV1 CLKDIV2 : F_CRD_CLK ----------------------------1 0 CLKIN

JAPAN R6317 1.2K

2.7K JAPAN

OPT

R6305

R6301

2.7K JAPAN R6303

SIGN630028

I/OUC

JAPAN R6307 22

SMARTCARD_DATA/SD_EMMC_CLK

XTAL2

JAPAN R6308 22

SMARTCARD_CLK/SD_EMMC_DATA[0]

XTAL1

JAPAN R6309 22

SMARTCARD_DET/SD_EMMC_DATA[3]

OFF

JAPAN R6310 22

SMARTCARD_RST/SD_EMMC_DATA[2]

L6300 VDDP JAPAN C6300 0.1uF 16V

JAPAN

C6301 10uF 10V

JAPAN C6303 0.1uF 16V

S1

22

7

JAPAN R6311 22

GND

VUP JAPAN C6302 0.1uF 16V

PRES

PRES

I/O

AUX2

AUX1

CGND

8

21

9

20

10

19

11

18

12

17

13

16

14

15

SMARTCARD_VCC/SD_EMMC_CMD L6301 JAPAN BLM18PG121SN1D

JAPAN VDD

RSTIN

JAPAN C6305 0.1uF 16V

JAPAN C6306 0.1uF 16V

CMDVCC

+3.3V_NORMAL

BLM18PG121SN1D

B-CAS SLOT P6300 10057542-1311FLF(B CAS Slot)

PORADJ

VCC

VCC

JAPAN C6307 0.33uF 16V

RST

RST

Place CLK C3 far from C2,C7,C4 and C8

CLK

CLK

JAPAN C6304 0.1uF 16V

RESERVED_1

GND

VPP JAPAN R6313 75

I/O

C1

C2

C3

C4

C5 JAPAN C6

C7

75 ohm in I/O is for short circuit Protection RESERVED

JAPAN +3.3V_NORMAL R6314 1K

JAPAN

ZD6300 5V

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

SW2

JAPAN

10K R6312

JAPAN

SW1

C8

S1

S2

ZD6301 5V

CI SLOT

2011.04.17 62

LGE Internal Use Only


/TU_RESET2

RF_SWITCH_CTL_50

FE_DEMOD1_TS_ERROR

TU_W_BR/TW/CO L6508-*1 0

+3.3V_TU TU_Q/W_KR/JP/AU L6508 BLM18PG121SN1D

TU_S/N/Q/W /TU_RESET1 C6520 0.1uF 16V

TU_N/M/W_CN/TW/BR/CO R6508-*1

1

RF_SWITCH_CTL_TU

2

/TU_RESET1_TU

3

I2C_SCL6_TU

TU_N_TW/BR

TU_N/Q_KR/TW/BR/CO/AU

4

I2C_SDA6_TU

5

+3.3V_TU

6

TUNER_SIF_TU

7

TU_+1.8V_TU

8

TU_CVBS_TU

RF_SWITCH_CTL_50 C6502 TU_S/N/Q/W 0.1uF R6508

5%

C6506 47pF 50V

C6508 47pF 50V

R6534

OPT R6516 470

0.1uF

IF_P

11

IF_N

C

12

+3.3V_TU

13

Power_D_Demod_TU

CN_RESET_TU

IF_AGC

+3.3V_TU

TU_N/M_CN/BR L6502 BLM18PG121SN1D

R6506-*1 TU_W_BR/TW TU_N/M R6502 10

TU_N_BR R6502-*1 /S2_RESET

1K

100

TU_Q/W_KR/BR/TW/CO/JP/AU L6507

TU_A_GLOBAL_6/7 Q6501 MMBT3906(NXP)

C6530 0.1uF 16V

T2 : Max 1.0A else : Max 0.7A

output : 1.1V_D_Demod for DVB-T2(V1.3.1) Sony Demod TU_W_CO_T2 R6528-*1 6.8K TU_Q/N/M/W

1. should be guarded by ground 2. No via on both of them 3. Signal Width >= 12mils Signal to Signal Width = 12mils Ground Width >= 24mils

+3.3V_TU

IC6501 AP2132MP-2.5TRG1 1

2

+1.8V_TU

16

FE_DEMOD1_TS_ERROR

17

FE_DEMOD1_TS_SYNC

18

FE_DEMOD1_TS_VAL

FE_DEMOD1_TS_VAL

19

FE_DEMOD1_TS_CLK

FE_DEMOD1_TS_CLK

FE_DEMOD1_TS_ERROR

C6516-*1 0.1uF 16V TU_W_BR/TW/CO/JP

TU_Q/N/M/W R6527 R2 20K 1% TU_Q/N/M/W R6528 11K 1% R6529 R1 10K 1%

8

PG TU_Q/N/M/W R6523 10K

EN

GND 7 ADJ

3

6

TU_Q/N/M/W

VOUT

VIN C6533 10uF 16V

+1.23V_D_Demod

1% [EP]

TU_Q/N/M/W C6540 0.1uF

+1.23V_D_Demod

C6516 BLM18PG121SN1D 0.1uF 16V TU_N/M/Q/W_KR/CN/BR/JP/AU

5%

C6529 22uF 10V 85C

C6526 0.1uF 16V

TU_W_BR/TW C6503-*1 0.1uF 16V

IF_P should be guarded by ground IF_N

TU_A_GLOBAL_6/7 R6521 200

B

+1.8V_TU

R6506 100 TU_S/N/Q_T/US/KR/TW/AU

L6503 BLM18PG121SN1D

E

OPT Q6500 C MMBT3906(NXP)

OPT R6515 4.7K

+3.3V_TU

1608 perallel because of derating

TU_CVBS B

16V

close to Tuner TU_S/N/Q_T/US/KR/TW/AU close to Tuner

TU_A_GLOBAL_6/7 R6520 200

TUNER_SIF

E

OPT C6522

C6514 0.1uF 16V

C6503 0.1uF 16V

+3.3V_TU OPT R6518 82

close to TUNER

+3.3V_TU

IF_AGC_TU

+3.3V_NORMAL

0

+3.3V_TU

TU_W_BR/TW/CO/JP/_Q_AU

C6550 0.1uF 16V

mA(MAX)

TU_A_GLOBAL_6/7

NON_TU_W_BR/TW/CO R6509 I2C_SCL6 33 NON_TU_W_BR/TW/CO R6510 I2C_SDA6 33

C6554 100pF 50V

TU_W_BR/TW/CO TU_W_BR/TW/CO TU_W_BR/TW/COTU_W_BR/TW/CO/JP TU_W_BR/TW/CO/JP C6508-*1 R6509-*1 R6534-*1 R6510-*1 C6506-*1 18pF 18pF 150 300 220

R6501 1K TU_M/W_BR/TW/CO/CN

L6500 TU_W_BR/TW/CO/JP/_Q_AU BLM18PG121SN1D

10

14

1K

RF_SWITCH_CTL

R6505 10K

100 TU_M/W_BR/TW/CO/CN

TU_N/Q_KR/TW/BR/CO/AU

9

R6500 1K TU_N/M_TW/BR

TU_N/M_TW/BR

C6501 0.1uF

9

TU_W_BR/TW/CO C6501-*1 1000pF

THERMAL

close to TUNER

2A

4

+5V_NORMAL

5 NC

VCTRL EAN61387601

Global F/E Option Name 1. TU 2. Tuner Name = TDS’S’,TDS’Q’... 3. Country Name = T,T2,S2,KR,US,BR ...

TU_Q/N/M/W C6535 1uF

Vout=0.6*(1+R1/R2)

20 FE_DEMOD1_TS_DATA[0] FE_DEMOD1_TS_DATA[0-7]

21 FE_DEMOD1_TS_DATA[1] FE_DEMOD1_TS_DATA[0]

Example of Option name TU_Q_T2 = apply TDSQ type tuner and T2 country TU_M/W = apply TDSM&TDSW Type Tuner

22 FE_DEMOD1_TS_DATA[2]

13’ Tuner Type TDS’S’-G501D : TDS’Q’-G501D : TDS’Q’-G601D : TDS’Q’-G651D : TDS’M’-C601D : TDS’W’-J551F : TDS’W’-B651F : TDS’W’-A651F : TDS’W’-K651F :

24 FE_DEMOD1_TS_DATA[4]

FE_DEMOD1_TS_DATA[1]

CHB : Max mA else : Max mA

FE_DEMOD1_TS_DATA[2] FE_DEMOD1_TS_DATA[3]

23 FE_DEMOD1_TS_DATA[3] +3.3V_TU

FE_DEMOD1_TS_DATA[4]

for Global T/C Half NIM Horizontal Type T/C/S2 Combo Horizontal type T2/C/S2 Combo Horizontal Type T2/C/S2 Combo Vertical Type China NIM with Isolater Type Japan Dual NIM Brazil 2Tuner Taiwan 2Tuner Colombia DVB-T2 2Tuner

C6549 10uF 16V

FE_DEMOD1_TS_SYNC

+1.8V_TU

FE_DEMOD1_TS_DATA[5] IC6503

FE_DEMOD1_TS_DATA[6]

25 FE_DEMOD1_TS_DATA[5]

AZ1117BH-1.8TRE1

FE_DEMOD1_TS_DATA[7]

IN

26 FE_DEMOD1_TS_DATA[6]

3

2

OUT

1 ADJ/GND

27 FE_DEMOD1_TS_DATA[7]

TU_Q/W +1.23V_D_Demod L6501 BLM18PG121SN1D

30 31

+1.23V_D_Demod_TU C6515 0.1uF TU_Q/W

/S2_RESET_TU

32

+3.3V_TU

33

LNB_TX

34

I2C_SCL4_TU

35

I2C_SDA4_TU

R6531 1

C6546 10uF 10V

C6548 10uF 10V

TU_W R6513-*1 1K

5%

TU_Q R6513 10

/S2_RESET +3.3V_TU

+3.3V_TU LNB_TX TU_Q/W_KR/BR/CO/TW/JP/AU R6503

36

22

C6521 0.1uF OPT

I2C_SCL4

TU_Q/W

LNB_OUT

C6531 0.1uF

C6504 18pF 50V TU_Q/W_KR/BR/CO/TW/JP/AU

R6504

22

C6538 10uF 10V

C6542 0.1uF

I2C_SDA4

TU_Q/W LNB_OUT

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

C6500 18pF 50V

Close to the tuner

TUNER

2012.07.10 65

LGE Internal Use Only


4 5 6 7 8 9 10 11 A1

1

1

2

2

3

3

4

4

5

5

6

6

7

7

8

8

9

9

10

10

11

11

12

12

13

13

14

14

15

15

16

16

SCL

SCL SDA

SDA

I2C_SCL6_TU

+B1[3.3V]

I2C_SDA6_TU

SIF

+3.3V_TU

+B2[1.8V] CVBS

+B1[3.3V]

TU6701 TDSM-C651D(B)

SIF +B2[1.8V]

TUNER_SIF_TU

TU_M_CN

TU_+1.8V_TU

8

IF_AGC

9

DIF[P]

10

DIF[N]

11

A1

12 13

12

14 SHIELD

15 16 17 18 RF_S/W_CTL RF_SWITCH_CTL_50

RESET TU_PIN2

SCL I2C_SCL6_TU

SDA I2C_SDA6_TU

+B1[3.3V] +3.3V_TU

SIF TUNER_SIF_TU

+B2[1.8V] TU_+1.8V_TU

50

19

51

20

52

21

53

22

54

23

55

24

56

25 26 27

CVBS

CVBS

NC_2

NC_1

NC_3

NC_2

NC_4

NC_3

+B3[3.3V]

+B3[3.3V]

+B4[1.23V]

+B4[1.23V]

NC_5

DEMOD_RESET GND

GND

NC_4

ERROR

SYNC

SYNC

VALID

VALID

MCLK

MCLK D0

D0

D1

D1

D2

D2

D3

D3

D4

D4

D5

D5

D6

D6

D7

D7 B1

B1

A1 59

B1

A1

17

18

18

19

19

20

20

21

21

22

22

23

23

24

24

25

25

26

26

27

27 28

A1

A1

29

28

A2

30

A2

SHIELD

31

TU_GND_B

32 TU_GND_A

TU_GND_B

B2

B2

SHIELD

B1

17

33 34 35 B1

B1

A1

1

RESET

2

TU_SCL

3

TU_SDA

4

+B2[3.3V_M]

5

S_SIF

6

+B3[1.8V_M]

7

S_CVBS

8

M_IF_AGC

9

M_DIF[P]

10

M_DIF[N]

11

+B4[3.3V_S]

12

+B5[1.8V_S]

13

NC_1

14

GND

15

SD_ERROR

16

SD_SYNC

17

SD_VALID

18

SD_MCLK

19

SD_SERIAL_D0

20

NC_2

21

NC_3

22

NC_4

23

NC_5

24

NC_6

25

NC_7

26

NC_8

27

GND_1

28

GND_2

29

+B6[1.23V_SD]

30

SD_RESET

31

+B7[3.3V_SD]

32

NC_9

33

SD_SCL

34

SD_SDA

35 36

A1

TU_M_CN C6706 1000pF 630V

2

SCL

3

SDA

4

+B1[3.3V]

5

SIF

6

+B2[1.8V]

7

CVBS

8

NC_2

9

NC_3

10

NC_4

11

NC_5

12

NC_6

13

TU_GND_B

B1

38

A1

TU6702-*1 TDSQ-A651D(B)

TU6704-*4 TDSN-T751F

3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 LNA_CTRL1 LNA_CTRL2

R6704 100

TU_PIN2

B1

57

26

58

27

B1

A1

RF_S/W_CTL

1

RESET

2

SCL

3

SDA

4

+B1[3.3V]

5

SIF

6

+B2[1.8V]

7

CVBS

8

IF_AGC

9

DIF[P]

10

DIF[N]

11

NC_1

12

NC_2

13

NC_3

14

GND

15

NC_4

16

NC_5

17

NC_6

18

NC_7

19

NC_8

20

NC_9

21

NC_10

22

NC_11

23

NC_12

24

NC_13

25

NC_14

26

NC_15

27

A1

28

59

29 30

SHIELD

TU_M/W C6700 0.1uF

TU6704-*1 TDSW-B652F(B)

TU_AJJA 1 2

31

TU_M/W

32 33 34 35 B1

B1

A1

TU_BR

+B1[+3.3V_S/P]

1

RESET

2

TU_SCL

3

TU_SDA

4

+B2[3.3V_M]

5

S_SIF

6

+B3[1.8V_M]

7

S_CVBS

8

M_IF_AGC

9

M_DIF[P]

10

M_DIF[N]

11

+B4[3.3V_S]

12

+B5[1.8V_S]

13

TU_CO 1 2

TU_SCL

3

TU_SDA

4

+B2[3.3V_M]

5

S_SIF

6

+B3[1.8V_M]

7

S_CVBS

8

M_IF_AGC

9

M_DIF[P]

10

M_DIF[N]

11

+B4[3.3V_S]

12

+B5[1.8V_S]

13

+B1(3.3V)_S/P

1

T_RESET

2

TU_SCL

3

TU_SDA

4

+B2[3.3V_M]

5

S_SIF

6

+B3[1.8V_M]

7

S_CVBS

8

M_IF_AGC

9

M_DIF[P]

10

M_DIF[N]

11

+B4[3.3V_S]

12

+B5[1.8V_S]

13

+B1(3.3V)_S/P T_RESET

55

TUNER_SIF_TU

56

TU_+1.8V_TU

GND_2

28

GND_3

29

+B3[1.23V]

30

DEMOD_RESET

31

F22_OUTPUT

32

DEMOD_SCL

33

DEMOD_SDA

34

LNB

35

GND_4

TU_Q_T2/S2

SD_SYNC

A1

38

40 NC_7

SCL_S

R6705

SD_MCLK

NC_2

TU_W_JP 10K

NC_3 NC_4

58

NC_5 NC_6 NC_7 NC_8 GND_1

28

GND_2

29

+B6[1.23V_SD]

30

SD_RESET

31

+B7[3.3V_SD]

32

NC_9

33

SD_SCL

34

SD_SDA

35

GND_1

28

GND_2

29

+B6[1.23V_D]

30

D_RESET

31

+B7[3.3V_D]

32

NC_1

33

D_SCL

34

D_SDA

35

GND_1

28

GND_2

29

+B6[1.23V_D]

30

D_RESET

31

+B7[3.3V_D]

32

NC_1

33

SD_SCL

34

SD_SDA

35

GND_1 GND_2

38 39 40

NC_2

50

41

51

42 43 44 45 46 47 48 49

B1

B1

A1 59

GND_3

38

GND_4

39

MD_ERROR

40

MD_SYNC RF_S/W_CTRL MD_VALID

NC_7

50

41

51

42

MD_MCLK

43

MD_DATA

44

SD_ERROR

45

SD_SYNC

46

SD_VALID

47

SD_MCLK

48

SD_DATA A1

49 B1

B1

A1

38

GND_4

39

NC_2 NC_3

40 RF_S/W_CTRL

NC_4

NC_2

50

41

51

42

NC_5

43

NC_6

44

SD_ERROR

45

SD_SYNC

46

SD_VALID

47

SD_MCLK

48

SD_DATA A1

49 B1

B1

A1

C6701 0.1uF 16V

LNA_CTR1 LNA_CTR2

MD_VALID

MD_DATA SD_ERROR SD_SYNC SD_VALID SD_MCLK

SHIELD

FE_DEMOD1_TS_VAL

18

FE_DEMOD1_TS_CLK

19

FE_DEMOD1_TS_DATA[0]

20

FE_DEMOD1_TS_DATA[1]

21

FE_DEMOD1_TS_DATA[2]

22

FE_DEMOD1_TS_DATA[3]

23

FE_DEMOD1_TS_DATA[4]

24

FE_DEMOD1_TS_DATA[5]

25

FE_DEMOD1_TS_DATA[6]

26

FE_DEMOD1_TS_DATA[7]

27

+1.23V_D_Demod_TU

30

/S2_RESET_TU

31

+3.3V_D_Demod2

32

LNB_TX

33

I2C_SCL4_TU

34

I2C_SDA4_TU

35

LNB_OUT

36

FE_DEMOD2_TS_ERROR

40

FE_DEMOD2_TS_SYNC

41

FE_DEMOD2_TS_VAL

42

FE_DEMOD2_TS_CLK

43

FE_DEMOD2_TS_DATA

44

FE_DEMOD3_TS_ERROR

45

FE_DEMOD3_TS_SYNC

46

FE_DEMOD3_TS_VAL

47

FE_DEMOD3_TS_CLK

48

FE_DEMOD3_TS_DATA TU_QW L6701 BLM18PG121SN1D

49

NC_6 D_SCL D_SDA LNB

50

41

51

42

52

43

53

44

54

45

55

46

56

47

57

48

58

49

GND_4 GND_5 GND_6 TS1_ERROR TS1_SYNC TS1_VALID TS1_MCLK TS1_DATA TS2_ERROR TS2_SYNC TS2_VALID TS2_MCLK TS2_DATA

B1

C6702 0.1uF 16V

B1

A1

A1 +3.3V_D_Demod2

59

+3.3V_TU TU_QW C6708 0.1uF

D_SCL

MD_MCLK

17

+B6[3.3V]

D_SDA

MD_ERROR

16

FE_DEMOD1_TS_SYNC

D_RESET

+B7[3.3V_D]

MD_SYNC

FE_DEMOD1_TS_ERROR

+B5[1.23V]

NC_1

GND_4

14

GND_3

TU_W_JP

D_RESET

GND_3

13

CN_RESET_TU

GND_2

SHIELD

TU_QW C6709 10uF 10V

TU_MNQW L6700 BLM18PG121SN1D +3.3V_D_Demod

+3.3V_TU TU_MNQW C6703 0.1uF

SD_DATA A1

59

59 SHIELD

GND_3

R6706

TU_W_JP

+B6[1.1V_D]

A1

RF_S/W_CTRL

FE_LNA_Ctrl2

36 37

RESET_T2

SD_SERIAL_D0

12

Power_D_Demod_TU

+1.8V_T2

0

SHIELD

+B4[3.3V]

SD_VALID

11

+3.3V_D_Demod

+3.3V_T2

D7

39

TU_W_JP 10K

10

IF_N

NC_5

D6

+B5[1.8V_S]

FE_LNA_Ctrl1

9

IF_P

NC_4

D5

NC_9

57

8

IF_AGC_TU

NC_3

D4

M_DIF[P]

SD_ERROR

7

TU_CVBS_TU

NC_2

D3

NC_8

NC_1

6

TU_+1.8V_TU

+1.8V_T1

D2

S_CVBS

M_DIF[N]

5

D1

M_IF_AGC

+B4[3.3V_S]

+3.3V_TU

TUNER_SIF_TU

NC_1

D0

+B2[3.3V_M] S_SIF

4

+3.3V_T1

MCLK

TU_SCL

+B3[1.8V_M]

3

I2C_SDA6_TU

SDA_T

VALID

+3.3V_S_TUNER

GND

SHIELD

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

+3.3V_TU

2

I2C_SCL6_TU

SCL_T

SYNC

TU_SDA

36

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

54

/TU_RESET1_TU

ERROR

TU6704-*3 TDSW-K651F(B)

TU6704-*2 TDSW-A652F(B) TU_TW

+B1(3.3V)_S/P T_RESET

I2C_SDA6_TU

1

RESET_T1

GND

SDA_S 53

C6705 10uF 10V

+5V_OR_+3.3V_SPLITTER

NC_7

50 RF_SWITCH_CTL_50 51 TU_PIN2 I2C_SCL6_TU 52

TU_TW_SINGLE

/TU_RESET2

B1

SHIELD

OPT ZD6501 2.5V

0 R6703

NON_CHINA

NON_CHINA 0 R6702

NON_CHINA

TU_GND_B

+1.8V_TU

TU_GND_A

TU_GND_B 0 R6701

C6707 630V

NON_CHINA 0 R6700

TU_M_CN 1000pF

EOS for Tuner 1.8V LDO

1

RESET

R6707

37

36

GND seperation for CHINA tuner

N.C_1

TU_GND_B

TU_GND_B

B1

RESET

TU_W_JP

TU_Q_T2/S2 +B1[+3.3V_S/P]

R6708 0

3

RESET

TU_Korea_PIP

TU_W_JP

2

NC_1

TU6704 TDSW-J551F(B)

TU_GND_A

1

NC

TU6703 TDSQ-G651D(B)

RF_SWITCH_CTL_TU

TU_T2/C

TU_S_US

B1

TU6702 TDSQ-H651F(B)

TU6705 TDSN-G351D

TU6700 TDSS-H651F(B)

SHIELD

TU_MNQW C6704 10uF 10V

BSD-NC4_H067-HD TU_SYMBOL

2012.09.14

LGE Internal Use Only


DVB-S2 LNB Part Allegro (Option:LNB)

Input trace widths should be sized to conduct at least 3A

3A

Ouput trace widths should be sized to conduct at least 2A

+12V

2A D6904-*1

Max 1.3A 40V LNB_SX34

VIN

14

GND

13

VREG

12

ISET

11

TCAP

LNB 5

A_GND

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LNB A_GND LNB R6903 39K C6912

1/16W 1%

LNB 0.1uF

LNB

LNB_TX

I2C_SDA4

I2C_SCL4

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

R6904 0

0.22uF

GNDLX

LX 16

NC_3

BOOST

NC_2

17

18

19

15

C6911

A_GND

TDO D6903-*1 LNB_SX34 40V

3

IC6900 4 A8303SESTR-T

Caution!! need isolated GND

C6910 0.1uF 50V

10

C6902 0.22uF 25V

TDI

9

LNB

C6904 0.1uF 50V

TONECTRL

Close to Tuner Surge protectioin

LNB

2

ADD

D6900 LNB

R6900 2.2K 1W LNB

NC_1

8

C6901 33pF LNB

D6903 LNB_SMAB34 40V

7

30V LNB

THERMAL 21

SDA

LNB_OUT

1

R6902 33

LNB

20

VCP

D6901 MBR230LSFT1G

close to VIN pin(#15)

6

A_GND

C6909 10uF 25V LNB

A_GND

A_GND

SCL

close to Boost pin(#1)

LNB R6901 33

C6907 10uF 25V LNB

[EP]GND

C6906 10uF 25V LNB

IRQ

C6905 10uF 25V LNB

LNB

C6903 0.01uF 50V LNB

SP-7850_15 15uH L6900 LNB

40V LNB_SMAB34

C6908 0.1uF

30V

C6900 18pF LNB

3.5A

D6904

LNB

D6902 LNB

LNB

2012.03.08 69

LGE Internal Use Only


LVDS

[51Pin LVDS OUTPUT Connector]

[41Pin LVDS OUTPUT Connector] P7202 FI-RE41S-HF-J-R1500

LVDS P7201 FI-RE51S-HF-J-R1500 LVDS

3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51

NC

OLED R7209

0

I2C_SCL1

OLED R7208

0

I2C_SDA1

UD_CPBOX R7200 0

I2C_SDA1

UD_CPBOX R7201 0

I2C_SCL1

NC NC NC NC

LVDS_SEL

R7204 0 OLED

1 2

FRC_RESET

OLED : FRC_RESET = LVDS_VAL INV_CTL = ELVDD_ON

3 4 5 6

UD INV_CTL

7

R7217 0

8 FRC_FLASH_WP

NC NC

R7213 0 ALEF

BPL_IN

9

10K R7215

10

TXC0N

L/DIM_ENABLE

11

TXC0P

GND

12

TXC1N

RA0N

13

TXC1P

14

TXC2N

15

TXC2P

TXA0N/TX11N RA0P TXA0P/TX11P RA1N TXA1N/TX10N 16

RA1P TXA1P/TX10P RA2N

17

TXCCLKN

18

TXCCLKP

TXA2N/TX9N RA2P TXA2P/TX9P 19

GND RACLKN

20

TXC3N

21

TXC3P

22

TXC4N

23

TXC4P

TXACLKN/TX8N RACLKP TXACLKP/TX8P GND RA3N TXA3N/TX7N 24

RA3P TXA3P/TX7P

25

RA4N TXA4N/TX6N RA4P

26

TXA1N

TXD0N/TX17N

27

TXA1P

TXD0P/TX17P

28

TXACLKN

TXD1N/TX16N

29

TXACLKP

TXD1P/TX16P

30

TXA4N

TXD2N/TX15N

31

TXA4P

TXD2P/TX15P

33

TXB0N

TXDCLKN/TX14N

34

TXB0P

TXDCLKP/TX14P

36

TXB1N

TXD3N/TX13N

37

TXB1P

TXD3P/TX13P

38

TXB2N

TXD4N/TX12N

39

TXB2P

TXD4P/TX12P

TXA4P/TX6P GND BIT_SEL

BIT_SEL RB0N TXB0N/TX5N RB0P TXB0P/TX5P

R7214 10K LVDS_BIT_SEL_LOW

RB1N TXB1N/TX4N

32

RB1P TXB1P/TX4P RB2N TXB2N/TX3N RB2P TXB2P/TX3P

H13 BALL NAME

2

UD_OLED R7210 33

NC

OLED

1

35

GND RBCLKN TXBCLKN/TX2N RBCLKP TXBCLKP/TX2P GND RB3N TXB3N/TX1N

40

RB3P TXB3P/TX1P

41

RB4N TXB4N/TX0N RB4P

42

TXB4P/TX0P GND

PANEL_VCC

GND GND GND

L7201 120-ohm LVDS T_CON_SYS_POWER_OFF

GND C7201 10uF 16V OPT

NC VLCD

C7203 0.1uF 16V LVDS

VLCD VLCD VLCD

52 GND

R7216 100

T_CON_SYS_POWER_OFF

LED_R OLED VA7201 ADMC 5M 02 200L OPT

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

C7204 0.1uF OPT

BSD-NC4_H072-HD 2012-10-15 LVDS INTERFACE

LGE Internal Use Only


eMMC I/F

A5 B2 B3 3.3V_EMMC

B4 B5

47K

B6

NC_23

DAT1

NC_24

DAT2

NC_25

DAT3

NC_26

DAT4

NC_27

DAT5

NC_28

DAT6

NC_29

DAT7

NC_30

R8116 10K

M6 M5

C5

A5

EMMC_DATA[3] EMMC_DATA[4]

B2

EMMC_DATA[5]

B4

B3

EMMC_DATA[6]

B5

EMMC_SERIAL_22 AR8101 22 1/16W

EMMC_DATA[7]

B6

DAT1

NC_26

DAT2

NC_27

DAT3

NC_28

DAT4

NC_29

DAT5

NC_30

DAT6

NC_31

DAT7

NC_32 NC_33 NC_34

M6 M5

CLK

NC_35

CMD

NC_36 NC_37 NC_38

A6 A7 C5 E5 E8

EMMC_SERIAL_22 22

E10

EMMC_CMD

F10

EMMC_RST

G3 G10 H5

OPT

J5

C8107 10pF 50V

K6 K7 K10

EMMC_SERIAL_100

AR8100-*1 AR8101-*1 AR8102-*1 100 100 100 1/16W 1/16W 1/16W EMMC_SERIAL_100

EMMC_SERIAL_100

eMMC serial 100 ohm option

P7 P10

NC_39

NC_4

NC_40

NC_23

NC_41

NC_42

NC_46

NC_43

NC_47

NC_44

NC_48

NC_45

NC_49

NC_52

NC_50

NC_58

NC_51

NC_59

NC_53

NC_66

NC_54

NC_73

NC_55

NC_80

NC_56

NC_81

NC_57

NC_82

NC_60

NC_116

NC_61

NC_119

NC_62 NC_63 NC_64

K5 RESET OPT

C8100 0.1uF 16V

NC_65 NC_67 NC_68

C6 3.3V_EMMC

M4

3.3V_EMMC

N4 P3 EMMC_RESET_BALL

EMMC_CMD_BALL

EMMC_CLK_BALL

DAT6

DAT5

DAT4

DAT3

P5

VCCQ_1 VCCQ_2 VCCQ_3 VCCQ_4 VCCQ_5

C8105 0.1uF 16V

C8106 2.2uF 10V

E6 F5 J10 K9

VCC_1 VCC_2 VCC_3 VCC_4

EMMC_VDDI C2 VDDI C8104 1uF 10V

E7 G5 H10 K8

C8102 0.1uF 16V

C8103 2.2uF 10V

C4 N2 N5 P4 P6

VSS_1 VSS_2 VSS_3 VSS_4

NC_69

HYNIX_EMMC_4GB

AR8102

EMMC_CLK

E9

NC_3

NC_70 NC_71 NC_72 NC_74 NC_75 NC_76 NC_77 NC_78 NC_79 NC_83 NC_84 NC_85 NC_86 NC_87 NC_88 NC_89 NC_90 NC_91 NC_92

VSSQ_1

NC_93

VSSQ_2

NC_94

VSSQ_3

NC_95

VSSQ_4

NC_96

VSSQ_5

NC_97 NC_98 NC_99

DAT3 DAT4

A2 A8 A9 A10 A11 A12 A13 A14 B1 B7 B8 B9 B10 B11 B12

Don’t Connect Power At VDDI

B13

EMMC_VDDI

B14 C1

(Just Interal LDO Capacitor)

DAT5

NC_100

A1

C3 C7

NC_1

NC_101

NC_2

NC_102

NC_5

NC_103

NC_6

NC_104

NC_7

NC_105

NC_8

NC_106

NC_9

NC_107

NC_10

NC_108

NC_11

NC_109

NC_12

NC_110

NC_13

NC_111

NC_14

NC_112

NC_15

NC_113

NC_16

NC_114

NC_17

NC_115

NC_18

NC_117

NC_19

NC_118

NC_20

NC_120

NC_21

NC_121

NC_22 NC_24

NC_122

NC_36

C9

E8

C10

E9

C11

E10

C12

F10

C13

G3 G10

C14 D1 D2

DAT5

H5 J5

D3

K6

D4

K7 K10

D12 D13

P7

D14

P10

E1

RFU_1

NC_37

RFU_2

NC_38

NC_21

NC_39

RFU_3

NC_40

RFU_4

NC_41

RFU_5

NC_42

RFU_6

NC_43

RFU_7

NC_44

RFU_8

NC_45

RFU_9

NC_46

RFU_10

NC_47

RFU_11

NC_48

RFU_12

NC_49

RFU_13

NC_50

RFU_14

NC_51

RFU_15

NC_52

RFU_16

NC_53

E2 K5

E3

RST_N

E12 E13 C6

E14 F1 F2

DAT6

M4 N4 P3

F3

P5

F12

VCCQ_1 VCCQ_2 VCCQ_3 VCCQ_4 VCCQ_5

F13 F14 G1

E6

G2

F5

G12

J10

G13

K9

VCC_1 VCC_2 VCC_3 VCC_4

G14 H1 C2

H2

VDDI

H3 H12 E7

H13

G5

H14 J1

H10

J2

K8

J3

C4

J12

N2 N5

J13 J14

EMMC_RESET_BALL

P4 P6

K1 K2

VSS_1

DU7 DU8

DUMMY_6 DUMMY_7 DUMMY_8

DUMMY_13 DUMMY_14 DUMMY_15 DUMMY_16

NC_69 NC_70 NC_71 NC_72 NC_73 NC_74 NC_75

NC_82

VSSQ_5

NC_83 NC_84 NC_85

K12 K13

A1

K14

A2

L1

A8

L2

A9

L3

A10

L12

A11

L13

A12

L14

A13

M1

A14

M2

B1

M3

B7

M7

B8

M8

B9

M9

B10

M10

B11

M11

B12

M12

B13

M13

B14

M14

C1 C3

N1 N3

EMMC_CMD_BALL

N6

C7

NC_86 NC_1

NC_87

NC_2

NC_88

NC_3

NC_89

NC_4

NC_90

NC_5

NC_91

NC_6

NC_92

NC_7

NC_93

NC_8

NC_94

NC_9

NC_95

NC_10

NC_96

NC_11

NC_97

NC_12

NC_98

NC_13

NC_99

NC_14

NC_100

NC_15

NC_101

NC_16

NC_102

NC_17

NC_103

NC_18

NC_104

NC_19

NC_105

NC_20

NC_106

NC_22

NC_107

C10

A5

C11

B2

C12

B3

C13

B4

C14

B5 B6

D1 D2

DAT0

NC_25

DAT1

NC_26

DAT2

NC_27

DAT3

NC_28

DAT4

NC_29

DAT5

NC_30

DAT6

NC_31

DAT7

NC_32 NC_33

D3 D4

M6

D12

M5

D13

NC_34 CLK

NC_35

CMD

NC_36 NC_37

D14

NC_38

A6

E1 E2

A7

E3

C5

E12

E5

E13

E8

E14

E9 E10

F1 F2

F10

F3

G3

F12

G10

F13

H5

F14

J5

G1

K6

G2

K7 K10

G12 G13

P7

G14

P10

H1

NC_3

NC_39

NC_4

NC_40

NC_23

NC_41

NC_42

NC_46

NC_43

NC_47

NC_44

NC_48

NC_45

NC_49

NC_52

NC_50

NC_58

NC_51

NC_59

NC_53

NC_66

NC_54

NC_73

NC_55

NC_80

NC_56

NC_81

NC_57

NC_82

NC_60

NC_116

NC_61

NC_119

NC_62

H2 K5

H3

RESET

H12 H13 C6

H14 J1

M4

J2

N4 P3

J3

P5

J12

VCCQ_1 VCCQ_2 VCCQ_3 VCCQ_4 VCCQ_5

J13 J14 K1

E6

K2

F5 J10

K3

K9

K12

VCC_1 VCC_2 VCC_3 VCC_4

K13 K14 C2

L1

VDDI

L2 L3 E7

L12 L13

G5

L14

H10 K8

M1 M2

C4

M3

N2 N5

M7 M8

P4

M9

P6

M10

VSS_1 VSS_2 VSS_3 VSS_4

NC_63 NC_64 NC_65 NC_67 NC_68 NC_69 NC_70 NC_71 NC_72 NC_74 NC_75 NC_76 NC_77 NC_78 NC_79 NC_83 NC_84 NC_85 NC_86 NC_87 NC_88 NC_89 NC_90 NC_91 NC_92

VSSQ_1

NC_93

VSSQ_2

NC_94

VSSQ_3

NC_95

VSSQ_4

NC_96

VSSQ_5

NC_97 NC_98

M11

NC_99

M12 M13

A1

M14

A2

N1

A8

N3

A9

N6

A10

N7

A11

N8

A12

N9

A13

N10

A14

N11

B1

N12

B7

N13

B8

N14

B9

P1

B10

P2

B11

P8

B12

P9

B13

P11

B14

P12

C1

P13

C3

P14

C7

NC_100 NC_1

NC_101

NC_2

NC_102

NC_5

NC_103

NC_6

NC_104

NC_7

NC_105

NC_8

NC_106

NC_9

NC_107

NC_10

NC_108

NC_11

NC_109

NC_12

NC_110

NC_13

NC_111

NC_14

NC_112

NC_15

NC_113

NC_16

NC_114

NC_17

NC_115

NC_18

NC_117

NC_19

NC_118

NC_20

NC_120

NC_21

NC_121

NC_22

NC_122

NC_24

NC_123

C8

A3

C9

A4

C10

A5

C11

B2

C12

B3

C13

B4

C14

B5 B6

D1 D2

NC_26

DAT2

NC_27

DAT3

NC_28

DAT4

NC_29

DAT5

NC_30

DAT6

NC_31

DAT7

NC_32 NC_33

D3 D4

M6

D12

M5

NC_34

D13

CLK

NC_35

CMD

NC_36 NC_37

D14

NC_38

A6

E1 E2

A7

E3

C5

E12

E5

E13

E8

E14

E9 E10

F1 F2

F10

F3

G3

F12

G10

F13

H5

F14

J5

G1

K6

G2

K7 K10

G12 G13

P7

G14

P10

H1

NC_3

NC_39

NC_4

NC_40

NC_23

NC_41

NC_42

NC_46

NC_43

NC_47

NC_44

NC_48

NC_45

NC_49

NC_52

NC_50

NC_58

NC_51

NC_59

NC_53

NC_66

NC_54

NC_73

NC_55

NC_80

NC_56

NC_81

NC_57

NC_82

NC_60

NC_116

NC_61

NC_119

NC_62 NC_63

H2

NC_64

K5

H3

RSTN

H12 H13 C6

H14 J1

M4

J2

N4

VDD_1 VDD_2 VDD_3

P3

J3

VDD_4

P5

J12

VDD_5

J13 J14 K1

E6

K2

F5

VDDF_1 VDDF_2

J10

K3

VDDF_3

K9

K12

VDDF_4

K13 K14 C2

L1

VDDI

L2 L3 C4

L12 L13

E7

L14

G5

VSS_1 VSS_2 VSS_3

H10

M1 M2

K8

M3

N2 N5

M7 M8

P4

M9

P6

M10

NC_65 NC_67 NC_68 NC_69 NC_70 NC_71 NC_72 NC_74 NC_75 NC_76 NC_77 NC_78 NC_79 NC_83 NC_84 NC_85 NC_86 NC_87 NC_88 NC_89 NC_90 NC_91

VSS_4

NC_92

VSS_5

NC_93

VSS_6

NC_94

VSS_7

NC_95

VSS_8

NC_96

VSS_9

NC_97 NC_98

M11

NC_99

M12 M13

A1

M14

A2

N1

A8

N3

A9

N6

A10

N7

A11

N8

A12

N9

A13

N10

A14

N11

B1

N12

B7

N13

B8

N14

B9

P1

B10

P2

B11

P8

B12

P9

B13

P11

B14

P12

C1

P13

C3

P14

C7

NC_100 NC_1

NC_101

NC_2

NC_102

NC_5

NC_103

NC_6

NC_104

NC_7

NC_105

NC_8

NC_106

NC_9

NC_107

NC_10

NC_108

NC_11

NC_109

NC_12

NC_110

NC_13

NC_111

NC_14

NC_112

NC_15

NC_113

NC_16

NC_114

NC_17

NC_115

NC_18

NC_117

NC_19

NC_118

NC_20

NC_120

NC_21

NC_121

NC_22

NC_122

NC_24

NC_123

C9 C10 C11 C12 C13 C14 D1

A3 A4 A5 B2 B3 B4 B5 B6

C8 DAT0

NC_23

DAT1

NC_24

DAT2

NC_25

DAT3

NC_26

DAT4

NC_27

DAT5

NC_28

DAT6

NC_29

DAT7

NC_30

D2 D3 D4 D12

NC_31 NC_32

M6 M5

CLK

NC_33

CMD

NC_34

D13 D14 E1 E2 E3 E12 E13 E14 F1 F2 F3 F12 F13 F14 G1 G2 G12 G13 G14

NC_35 NC_36

A6 A7 C5 E5 E8 E9 E10 F10 G3 G10 H5 J5 K6 K7 K10 P7 P10

RFU_1

NC_37

RFU_2

NC_38

NC_21

NC_39

RFU_3

NC_40

RFU_4

NC_41

RFU_5

NC_42

RFU_6

NC_43

RFU_7

NC_44

RFU_8

NC_45

RFU_9

NC_46

RFU_10

NC_47

RFU_11

NC_48

RFU_12

NC_49

RFU_13

NC_50

RFU_14

NC_51

RFU_15

NC_52

RFU_16

NC_53

H1

NC_54

H2

NC_55

H3

K5 RSTN

H12 H13 H14 J1 J2 J3 J12

C6 M4 N4 P3 P5

VCCQ_1 VCCQ_2 VCCQ_3 VCCQ_4 VCCQ_5

J13 J14 K1 K2 K3 K12

E6 F5 J10 K9

VCC_1 VCC_2 VCC_3 VCC_4

K13 K14 L1

C2 VDDI

L2 L3 L12 L13 L14 M1 M2 M3 M7 M8 M9

E7 G5 H10 K8 C4 N2 N5 P4 P6

VSS_1 VSS_2 VSS_3 VSS_4 VSSQ_1 VSSQ_2 VSSQ_3 VSSQ_4 VSSQ_5

M10 M11 M12 M13 M14 N1 N3 N6 N7 N8 N9 N10 N11 N12 N13 N14 P1 P2 P8 P9 P11 P12 P13 P14

A1 A2 A8 A9 A10 A11 A12 A13 A14 B1 B7 B8 B9 B10 B11 B12 B13 B14 C1 C3 C7

NC_1

NC_56 NC_57 NC_58 NC_59 NC_60 NC_61 NC_62 NC_63 NC_64 NC_65 NC_66 NC_67 NC_68 NC_69 NC_70 NC_71 NC_72 NC_73 NC_74 NC_75 NC_76 NC_77 NC_78 NC_79 NC_80 NC_81 NC_82 NC_83 NC_84 NC_85 NC_86 NC_87

NC_2

NC_88

NC_3

NC_89

NC_4

NC_90

NC_5

NC_91

NC_6

NC_92

NC_7

NC_93

NC_8

NC_94

NC_9

NC_95

NC_10

NC_96

NC_11

NC_97

NC_12

NC_98

NC_13

NC_99

NC_14

NC_100

NC_15

NC_101

NC_16

NC_102

NC_17

NC_103

NC_18

NC_104

NC_19

NC_105

NC_20

NC_106

NC_22

NC_107

C9 C10 C11 C12 C13 C14 D1 D2 D3 D4 D12 D13 D14 E1 E2 E3 E12 E13 E14 F1 F2 F3 F12 F13 F14 G1 G2 G12 G13 G14 H1 H2 H3 H12 H13 H14 J1 J2 J3 J12 J13 J14 K1 K2 K3 K12 K13 K14 L1 L2 L3 L12 L13 L14 M1 M2 M3 M7 M8 M9 M10 M11 M12 M13 M14 N1 N3 N6 N7 N8 N9 N10 N11 N12 N13 N14 P1 P2 P8 P9 P11 P12 P13 P14

N9 N10 N11 N12 N13 N14 P1 P2 P8

IC8100-*8 H26M42002GMR IC8100-*5 KLM4G1FE3B-B001

EMMC_CLK_BALL

P9

A5 B2 B4 B5 B6

DAT0

NC_25

DAT1

NC_26

DAT2

NC_27

DAT3

NC_28

DAT4 DAT5 DAT6 DAT7

P12

M6 M5

CLK CMD

P13 A6

P14

A7 C5 E5 E8

NC_3 NC_4 NC_23 NC_42 NC_43 NC_44 NC_45 NC_52 NC_58 NC_59 NC_66 NC_73 NC_80 NC_81 NC_82 NC_116

K5 RSTN

DU10

C6 M4

DU11

N4 P3 P5

VDD_1 VDD_2 VDD_3 VDD_4 VDD_5

DU12

E6 F5

DU13 DU14 DU15

J10 K9

VDDF_1 VDDF_2 VDDF_3 VDDF_4

C2 VDDI

E7 G5 H10

DU16

IC8100-*7 KLMAG2GE4A-A001 A4

B3

P11

IC8100-*6 THGBM5G6A2JBAIR

A3 A3 A4

K8 C4 N2 N5 P4

VSS_2 VSS_3 VSS_4 VSS_5 VSS_1 VSS_6 VSS_7 VSS_8 VSS_9

A1 A2 A8 A9 A10 A11 A12 A13 A14 B1 B7 B8 B9 B10 B11 B12 B13 B14 C1 C3 C7

NC_1 NC_2 NC_5 NC_6 NC_7 NC_8

NC_29 NC_30 NC_31 NC_32 NC_33 NC_34 NC_35 NC_36 NC_37 NC_38 NC_39 NC_40 NC_41 NC_46 NC_47 NC_48 NC_49 NC_50 NC_51 NC_53 NC_54 NC_55 NC_56 NC_57 NC_60 NC_61 NC_62 NC_63 NC_64 NC_65 NC_67 NC_68 NC_69 NC_70 NC_71 NC_72 NC_74 NC_75 NC_76 NC_77 NC_78 NC_79 NC_83 NC_84 NC_85 NC_86 NC_87 NC_88 NC_89 NC_90 NC_91 NC_92 NC_93 NC_94 NC_95 NC_96 NC_97 NC_98 NC_99 NC_100 NC_101 NC_102 NC_103 NC_104 NC_105 NC_106

NC_9

NC_107

NC_10

NC_108

NC_11

NC_109

NC_12

NC_110

NC_13

NC_111

NC_14

NC_112

NC_15

NC_113

NC_16

NC_114

NC_17

NC_115

NC_18

NC_117

NC_19

NC_118

NC_20

NC_120

NC_21

NC_121

NC_22

NC_122

NC_24

NC_123

C8

A3

C9

A4

C10

A5

C11

B2

C12

B3

C13

B4

C14

B5

D1

B6

DAT0

NC_23

DAT1

NC_24

DAT2

NC_25

DAT3

NC_26

DAT4 DAT5 DAT6 DAT7

D2 D3 D4

M6

D12

M5

CLK CMD

D13 D14 E1

A6

E2

A7

E3

C5

E12

E5

E13

E8

E14

E9

F1

E10

F2

F10

F3 F12 F13

G3 G10 H5

F14

J5

G1

K6

G2 G12

K7 K10

G13

P7

G14

P10

RFU_1 RFU_2 NC_21 RFU_3 RFU_4 RFU_5 RFU_6 RFU_7 RFU_8 RFU_9 RFU_10 RFU_11 RFU_12 RFU_13 RFU_14 RFU_15 RFU_16

H1 H2 H3

K5 RSTN

H12 H13 H14

C6

J1

M4

J2

N4

J3

P3

J12

P5

VCCQ_1 VCCQ_2 VCCQ_3 VCCQ_4 VCCQ_5

J13 J14 K1

E6

K2

F5

K3

J10

K12

K9

VCC_1 VCC_2 VCC_3 VCC_4

K13 K14 L1

C2 VDDI

L2 L3 L12

E7

L13

G5

L14

H10

M1

K8

M2

C4

M3

N2

M7

N5

M8

P4

M9

P6

VSS_1 VSS_2 VSS_3 VSS_4 VSSQ_1 VSSQ_2 VSSQ_3 VSSQ_4 VSSQ_5

M10 M11 M12 M13 M14

A1 A2

N1

A8

N3

A9

N6

A10

N7

A11

N8

A12

N9

A13

N10

A14

N11

B1

N12

B7

N13 N14 P1

B8 B9 B10

P2

B11

P8

B12

P9

B13

P11

B14

P12

C1

P13

C3

P14

C7

NC_1 NC_2 NC_3 NC_4 NC_5 NC_6

NC_27 NC_28 NC_29 NC_30 NC_31 NC_32 NC_33 NC_34 NC_35 NC_36 NC_37 NC_38 NC_39 NC_40 NC_41 NC_42 NC_43 NC_44 NC_45 NC_46 NC_47 NC_48 NC_49 NC_50 NC_51 NC_52 NC_53 NC_54 NC_55 NC_56 NC_57 NC_58 NC_59 NC_60 NC_61 NC_62 NC_63 NC_64 NC_65 NC_66 NC_67 NC_68 NC_69 NC_70 NC_71 NC_72 NC_73 NC_74 NC_75 NC_76 NC_77 NC_78 NC_79 NC_80 NC_81 NC_82 NC_83 NC_84 NC_85 NC_86 NC_87 NC_88 NC_89 NC_90 NC_91 NC_92

NC_7

NC_93

NC_8

NC_94

NC_9

NC_95

NC_10

NC_96

NC_11

NC_97

NC_12

NC_98

NC_13

NC_99

NC_14

NC_100

NC_15

NC_101

NC_16

NC_102

NC_17

NC_103

NC_18

NC_104

NC_19

NC_105

NC_20

NC_106

NC_22

NC_107

C8

A3

C9

A4

C10

A5

C11

B2

C12

B3

C13

B4

C14

B5

D1

B6

C8 DAT0 DAT1 DAT2 DAT3 DAT4 DAT5 DAT6 DAT7

D2 D3 D4

M6

D12

M5

CLK CMD

D13 D14 E1

A6

E2

A7

E3

C5

E12

E5

E13

E8

E14

E9

F1

E10

F2

F10

F3 F12 F13

G3 G10 H5

F14

J5

G1

K6

G2 G12

K7 K10

G13

P7

G14

P10

RFU_1 RFU_2 RFU_3 RFU_4 RFU_5 RFU_6 NC_39 RFU_7 RFU_8 RFU_9 RFU_10 RFU_11 RFU_12 RFU_13 RFU_14 RFU_15 NC_104

H1 H2 H3

K5 RESET

H12 H13 H14

C6

J1

M4

J2

N4

J3

P3

J12

P5

VDD_1 VDD_2 VDD_3 VDD_4 VDD_5

J13 J14 K1

E6

K2

F5

K3

J10

K12

K9

VDDF_1 VDDF_2 VDDF_3 VDDF_4

K13 K14 L1

C2 VDDI

L2 L3 L12

E7

L13

G5

L14

H10

M1

K8

M2

C4

M3

N2

M7

N5

M8

P4

M9

P6

VSS_2 VSS_3 VSS_4 VSS_9 VSS_1 VSS_5 VSS_6 VSS_7 VSS_8

M10 M11 M12 M13 M14

A1 A2

N1

A8

N3

A9

N6

A10

N7

A11

N8

A12

N9

A13

N10

A14

N11

B1

N12

B7

N13 N14 P1

B8 B9 B10

P2

B11

P8

B12

P9

B13

P11

B14

P12

C1

P13

C3

P14

C7

NC_1 NC_2 NC_3 NC_4

NC_22 NC_23 NC_24 NC_25 NC_26 NC_27 NC_28 NC_29 NC_30 NC_31 NC_32 NC_33 NC_34 NC_35 NC_36 NC_37 NC_38 NC_40 NC_41 NC_42 NC_43 NC_44 NC_45 NC_46 NC_47 NC_48 NC_49 NC_50 NC_51 NC_52 NC_53 NC_54 NC_55 NC_56 NC_57 NC_58 NC_59 NC_60 NC_61 NC_62 NC_63 NC_64 NC_65 NC_66 NC_67 NC_68 NC_69 NC_70 NC_71 NC_72 NC_73 NC_74 NC_75 NC_76 NC_77 NC_78 NC_79 NC_80 NC_81 NC_82 NC_83 NC_84 NC_85 NC_86 NC_87 NC_88 NC_89 NC_90

NC_5

NC_91

NC_6

NC_92

NC_7

NC_93

NC_8

NC_94

NC_9

NC_95

NC_10

NC_96

NC_11

NC_97

NC_12

NC_98

NC_13

NC_99

NC_14

NC_100

NC_15

NC_101

NC_16

NC_102

NC_17

NC_103

NC_18

RFU_16

NC_19

NC_105

NC_20

NC_106

NC_21

NC_107

C9

A5

C10

B2

C11

B3

C12 C13 C14

B4 B5 B6

D1

M6 M5

DU2 DU4 DU5 DU6 DU7 DU8

DUMMY_1

DUMMY_9

DUMMY_2

DUMMY_10 DUMMY_11

DUMMY_4

DUMMY_12

DUMMY_5

DUMMY_13

DUMMY_6

DUMMY_14

DUMMY_7

DUMMY_15

DUMMY_8

DUMMY_16

CLK CMD

D13 E1 E2 E3

A6 A7

E12

C5

E13

E5

E14 F1

E8 E9

F2 F3 F12

E10 F10

F13

G3

F14

G10

G1 G2

H5 J5

G12 G13 G14 H1

K6 K7 K10

H2

P7

H3

P10

NC_3 NC_4 NC_23 NC_42 NC_43 NC_44 NC_45 NC_52 NC_58 NC_59 NC_66 NC_73 NC_80 NC_81 NC_82 NC_116 NC_119

H12 H13 H14 J1

K5 RESET

J2 J3 J12 J13

C6 M4

J14 K1

N4

K2

P3

K3

P5

VCCQ_1 VCCQ_2 VCCQ_3 VCCQ_4 VCCQ_5

K12 K13 K14

E6

L1 L2 L3 L12

F5 J10 K9

VCC_1 VCC_2 VCC_3 VCC_4

L13 L14 M1

C2

M2

VDDI

M3 M7 M8 M9 M10 M11

E7 G5 H10 K8

M12 M13 M14

C4 N2

N1

N5

N3

P4

N6

P6

N7

VSS_1 VSS_2 VSS_3

NC_28 NC_29 NC_30 NC_31 NC_32 NC_33 NC_34 NC_35 NC_36 NC_37 NC_38 NC_39 NC_40 NC_41 NC_46 NC_47 NC_48 NC_49 NC_50 NC_51 NC_53 NC_54 NC_55 NC_56 NC_57 NC_60 NC_61 NC_62 NC_63 NC_64 NC_65 NC_67 NC_68 NC_69 NC_70 NC_71 NC_72 NC_74 NC_75 NC_76 NC_77 NC_78 NC_79 NC_83 NC_84 NC_85 NC_86 NC_87 NC_88 NC_89 NC_90 NC_91

VSS_4

NC_92

VSSQ_1

NC_93

VSSQ_2

NC_94

VSSQ_3

NC_95

VSSQ_4

NC_96

VSSQ_5

NC_97

N8

NC_98

N9

NC_99

N10 N11

A1

N12

A2

N13 N14

A8 A9

P1 P2 P8

A10 A11

P9

A12

P11

A13

P12 P13

A14 B1

P14

B7

DU9

DUMMY_3

DAT5 DAT6

D14

B9

DU3

NC_26 NC_27

DAT3 DAT4

D3 D4 D12

NC_25

DAT1 DAT2

DAT7

B10 DU1

C8 DAT0

D2

B8

Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

NC_25

DAT1

N8

P6

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

C8 DAT0

N7

DU9

DUMMY_5

NC_68

VSSQ_4

NC_119

DU6

NC_67

NC_81

P7

DU5

NC_66

VSSQ_3

P10

DUMMY_12

NC_65

NC_80

K7

DUMMY_4

NC_64

VSSQ_2

K10

DUMMY_11

NC_63

NC_79

H5

DUMMY_3

NC_62

VSSQ_1

J5

DU4

NC_61

NC_78

K6

DU3

NC_60

VSS_4

G3

DUMMY_10

NC_59

NC_77

G10

DUMMY_2

NC_58

VSS_3

E9

DU2

NC_57

NC_76

E10

DUMMY_9

NC_56

VSS_2

F10

DUMMY_1

NC_55

K3

NC_123

DU1

NC_54

A4

HYNIX_EMMC_8GB

A4

EMMC_DATA[2]

NC_25

NC_34

A3

C9

SAMSUNG_EMMC_16G

EMMC_DATA[1]

E5

C8 DAT0

CMD

A6 A7

EMMC_DATA[0]

NC_33 NC_35

IC8100 H26M31002GPR

A3

CLK

TOSHIBA_EMMC_4GB

R8117 10K

10K R8107

10K

10K

10K R8104

R8106

R8105

10K

10K

10K

10K R8103

R8102

EMMC DATA LINE 10K PULL/UP FOR M13

NC_32

SAMSUNG_EMMC_4GB

EMMC_DATA[0-7]

R8100

EMMC_SERIAL_22 AR8100 22 1/16W

R8101

R8107-*1

R8104-*1

R8106-*1

R8105-*1

R8103-*1

R8102-*1

R8101-*1

R8100-*1

NC_31

C8

TOSHIBA_EMMC_8GB

47K

47K

47K

47K

47K

47K

47K

EMMC DATA LINE 47K PULL/UP

DAT0

IC8100-*4 THGBM5G7A2JBAIR

IC8100-*3 KLM2G1HE3F-B001

TOSHIBA_EMMC_16GB

A4

HYNIX_EMMC_2GB

A3

IC8100-*2 H26M21001ECR

SAMSUNG_EMMC_2GB

IC8100-*1 THGBM5G5A1JBAIR

DU10

B11 B12

DU11 DU12

B13

DU13

B14

DU14

C1

DU15

C3

DU16

C7

NC_100 NC_1

NC_101

NC_2

NC_102

NC_5

NC_103

NC_6

NC_104

NC_7

NC_105

NC_8

NC_106

NC_9

NC_107

NC_10

NC_108

NC_11

NC_109

NC_12

NC_110

NC_13

NC_111

NC_14

NC_112

NC_15

NC_113

NC_16

NC_114

NC_17

NC_115

NC_18

NC_117

NC_19

NC_118

NC_20

NC_120

NC_21

NC_121

NC_22

NC_122

NC_24

NC_123

C9 C10 C11 C12 C13 C14 D1 D2 D3 D4 D12 D13 D14 E1 E2 E3 E12 E13 E14 F1 F2 F3 F12 F13 F14 G1 G2 G12 G13 G14 H1 H2 H3 H12 H13 H14 J1 J2 J3 J12 J13 J14 K1 K2 K3 K12 K13 K14 L1 L2 L3 L12 L13 L14 M1 M2 M3 M7 M8 M9 M10 M11 M12 M13 M14 N1 N3 N6 N7 N8 N9 N10 N11 N12 N13 N14 P1 P2 P8 P9 P11 P12 P13 P14

eMMC

11.09.29 81

LGE Internal Use Only



OLED vs. LED OLED is next generation display which is simple, thin and light. OLED can achieve natural and vivid colors due to self-emitting characteristics

OLED

LCD

Polarizing plate BLU +Prism +Diffuser

TFT

Cell

CF Polarizing plate

Indirect light source display, which is complex and consists of many components. Light is supplied from BLU and goes through many layers Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

TFT&OLED

Polarizing plate

Simple structure with not many components (without BLU)  Paper slim & light Self-emitting display  Better response time / contrast ratio compared to LCD LGE Internal Use Only


Main PCB for Broadband 55EA9800

Cl Clear S Speaker k

CAM USB

Local Dim. To PSU

Module

wifi Motion assy IR + Digital Eye Front Spk

1

1

2

3

Main processor_Digital(LG1152D), DDR Memory Flash Memory

2

Main processor_analog(LG1152A)

3

Micom for Key/IR sensing

4

Audio AMP (Max 12W)

5

HDMI switch (4:1)

5

4

Local Key

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


H13 Block diagram DIF(P/N) CVBS

Tuner

M-Remote_Rx/Tx

SIF

AUD

Motion-R

SPDIF

BB_TP_DATA

OPTIC

LNB SC_CVBS, RGB, Audio L/R SCART

DTV/MNT_LR/V_OUT

H13 LG1154A

H13 LG1154D

DAC_DATA

H/P Audio L/R

I2S AV1_CVBS AV1_Audio L/R

AV1

IR_B Micom

H/P AMP

IR_Blaster

H/P

AAD_DATA

PC_Audio_L/R

PC_AUDIO

IRB_SPI

CVBS

HSR_P/M

Audio A di AMP

SPK/ Clear Speaker

Comp1 Y,Pb,Pr

COMP1

CI CI

HDMI Switch

HDMI1~4

HDMI CEC HDMI_CEC

OLED Module

Logo Light WOL / WOW LAN

RMII

PHY

FRC TCON

LVDS : Quad

USB 2.0 USB_W-iFi USB 3.0 USB1(USB3.0)

USB 2.0

USB2(USB2.0) USB3(USB2.0) USB_CAM

USB HUB

USB 2.0

16

DDR3

16

16

DDR3

DDR3

16

DDR3

8

eMMC

4Gb×4 (1600)

Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


H13 Block diagram DVB-CI/CI+

I2S(External)

JPG Encoder

Multi-STD Audio Decoder LX4 HiFi EP

Audio

Video Encoder

CPU

I2S

Clear Voice II

I2S

Perceptual Volume Control

HDMI

I2Cx1

GPIOIx16

Audio PLL w/ DCO

HDMI (1-Link) HDMI-Rx 1.4 (1-port PHY) 3D, ARC, 4kx2k

16

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

EMAC SCI

USB3.0 x1 eMMC DMAC(8ch) Timer WDT SRAM 16KB

BE

TCO ON

LED

PE E1

MCU

H3D

LVDS Rx

UART

Output fo ormatter

I2Cx1

LVDS Tx

GPIOx136

Timer

DE

Main/Sub b Scaler

10x3ch

Capture Block (3CH)

OTP 32KBD$

MCU

TNR

3ch Video AFE 10b@148.5MHz w/ LLPLL

Mux

SW SW

CVBS AFE(2-ch) 12b@54MHz

CVBS Encoder CVD Y/C CVBS

48KB ROM 64KB SRAM

1MB L2 $

Bluetooth

De-inte erlacer

5x1ch (1ch)

CVBS DAC

DivX

Source e Mux

SPDIF

Digital Audio Output

Mux

Digital AMP

Secure Engine

CPU ARMCA9 Core Dual 1.2GHz 32KBI$

UART 3 UARTx3

I2Cx10 TrustZone

Sound DSP

USB2.0x3

SPIx2

1080p@30fps

Slim SPK

Component(2ch)

JPG/PNG Decoder

Audio DSP

I2S(HPD)

CVBS-Out

2D GFX

I2S

Audio DAC (48KHz)

CVBS(3ch)

GPU Rogue Han

OS SD

Audio DAC (48KHz )

AAD (THAT)

SR RE VC CR

Line Out

1ch L/R Audio-ADC 24b@48KHz

Video Decoder Multi-STD Multi STD HD Decoder (Boda950)

FR RC

SCART out

SW

Audio L/R(4-ch)

BTSC AFE 10b@18.432MHz w/ PLL

SW

SIF

Mux

Tuner

H13D

TS(S)

TS(S)

System D Demux

TS (P)

Global Baseband V/Q, DVB-T/C ISDB-T

TS(P)

DDR3 Controller

DDR3 Controller

DDR3 PHY

DDR3 PHY

16

PHY

GBB AFE 1ch@30MHz w/ PLL

DIF

TS(P)

SDRAM (MCP)

Vx1//EPI/LVDS Combo (120Hz)

H13A

16

CPLL

DCO x2

SPLL

DPLL

DDR PLL

DDR PLL

16

LGE Internal Use Only


H13 Block diagram

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


H13 Block diagram

[+3.3V_S2_DEMOD] 32

+3.3V_D_Demod +3.3V_TU +1.8_TU +1.23V_D_Demod +3.3V_NORMAL

[+3.3V_TUNER] 5 [+.1.8V_TUNER] 7 [+1.23V_S2_DEMOD] 30 [S2_F22_OUTPUT] 33 [LNB] 36

3 3K Ω 3.3K LNB_TX 10 [TONECTRL]

LNB_OUT

2 [LNB]

[S2_SCL] 34 [S2_SDA] 35

22 Ω

I2C_SCL4 I2C_SDA4

33 Ω

TU6503 TDSQ-H651F

[RESET] 2 [T/C_DIF[N]] 11 [SLC] 3 [SDA] 4

[ERROR] 16 [SYNC] 17 [VALID] 18 [MCLK] 19 [D0] 20 [D1] 21 [D2] 22 [D3] 23 [D4] 24 [D5] 25 [D6] 26 [D7] 27

[S2_RESET] 31

/TU_RESET1

AH33 [SDA5]

AM35 [TP_DVB_DATA0] AN36 [TP_DVB_DATA1] AN37 [TP_DVB_DATA2] AN35 [TP_DVB_DATA3] AP37 [TP_DVB_DATA4] AP36 [TP_DVB_DATA5] AR37 [TP_DVB_DATA6] AR37 [TP_DVB_DATA7] [TP DVB DATA7]

FE_DEMOD1_TS_DATA [0-7]

/S2_RESET

AG5 [GPIO9]

IF_P TUNER_SIF TU_CVBS

H13 LG1154D

AL37 [TP_DVB_ERR] AL36 [TP_DVB_SOP] AL35 [TP_DVB_VAL] AM36 [TP_DVB_CLK]

FE_DEMOD1_TS_ERROR FE_DEMOD1_TS_SYNC FE_DEMOD1_TS_VAL FE_DEMOD1_TS_CLK

[T/C_DIF[N]] 11

AP6 [SCL3] AR6 [SDA3]

AH34 [SCL5]

IC2 SDA6 IC2_SDA6

IF_N

8 [SDA]

LNB IC6900 A8303SESTR-TB

AG6 [GPIO10]

IC2_SCL6

[T/C_DIF[P]] 10

7 [SCL]

ADC_I_INP FILTER

ADC_I_INN

U17 [ADC_I_INP] V17 [ADC_I_INN]

H13 LG1154A

IF_AGC

Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


H13 Block diagram Jack Side AV1 Phone JACK

AV1_CVBS_IN

SOC Side

AV1_CVBS_IN_SOC [CVBS IN3] [CVBS_IN3]

AV_L/R_IN

AUAD_L/R_CH2_IN [AUAD_L/R_CH2_IN]

FULL SCART (18P)

SC_CVBS_IN

SC_CVBS_IN_SOC [CVBS IN2] [CVBS_IN2]

SC_R/G/B /CVBS_IN_SOY [PR1/Y1/PB1/SOY1_IN]

COMP1_PR_IN_SOC COMP1_Y_IN_SOC COMP1 PB IN SOC COMP1_PB_IN_SOC COMP1_Y_IN_SOC_SOY SC_L/R_IN

H13 (LG1154A)

AUAD_L/R_CH3_IN [AUAD_L/R_CH3_IN]

Component 1 Phone JACK COMP1_Y/Pb/Pr [PB2/Y2/SOY2/PR2_IN]

COMP2_PB_IN_SOC COMP2_Y_IN_SOC COMP2_Y_IN_SOC_SOY COMP2_PR_IN_SOC

Tuner TU_CVBS_IN SIF DIF[P/N]

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

TU_CVBS_IN_SOC TUNER_SIF ADC_I_INP/INN

[CVBS_IN1] [AAD_ADC_SIF] [[ADC_I_INP/INN]]

LGE Internal Use Only


H13 Block diagram MICOM

SC_L/R_IN

[AUAD_L_CH3_IN] [AUD_SCART_OUTL/OUTR]

AV_L/R_IN

SC CART_MUTE

Mute CTRL [TR]

[[AUAD_L_CH1_IN]]

SCART_Lout/Rout

[AUAD_L_CH2_IN]

[[DACSCK]] [DACLRCK] [DACLRCH]

AZ4580MTR OP AMP

DTV/MNT_L/R_OUT

pi filter

MAIN

AUD_SCK/LRCK/LRCH

[SCL0/SDA0]

AUDIO L/R OUT

4P wafer

TAS5733

I2C_SCL1/SDA1

SCART

[GPIO21]

LPF LPF

AMP_RESET_N

H13 LG1154

WOOFER

2P wafer

TAS5733

LPF LPF

Tuner

AMP_MUTE

MICOM TUNER SIF TUNER_SIF

SIDE_HP_MUTE _ _ [AAD_ADC_SIF]

[AUDA_OUTL] [PHY0_ARC_OUT_0]

HP_L/ROUT_MAIN

[IEC958OUT]

TPA6138A2 Headphone AMP

LPF HEAD PHONE & line out

SPDIF_OUT

SPDIF_OUT_ARC

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


H13 Block diagram HDMI1 SPDIF_OUT_ARC TMDS Link 8bits

CEC_REMOTE

HDMI_S/W_RESET S/W RESET HDMI DDC_I2C 2bits HDMI_INT

SPDIF_OUT_ARC

H13 LG1154D

HDMI Switch (IC3201 / SII9587CNUC)

HDMI2 TMDS Link 8bits CEC_REMOTE

HDMI Out put 8bits DDC I2C 2bits DDC_I2C 2bit I2C_SCL/SDA 5 2bits

HDMI3 TMDS Link 8bits CEC_REMOTE CEC_REMOTE DDC_I2C 2bits

MICOM (IC3000 / R5F100GEAFB)

HDMI4 TMDS Link 8bits DDC_I2C 2bits

OCP (IC3202 / TPS2051)

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

CEC_REMOTE

MHL_DET

LGE Internal Use Only


H13 Block diagram USB CAMERA DP / DM USB_CAMERA_DP USB2_HUB_IC_IN_DP / DM [USB2_2_DP0 / DM0]

USB HUB USB2512B-AEZG

USB_Camera (구주7600 - Ready)

USB_DP3 / DM3

USB_CTL3 USB_CTL2 _ [EB_CS2/GPIO92]

OCP USB2/3 TPS2062C

USB3

USB2_ DP2 / DM2

[USB3_DP0/DM0] [USB3_RX0P / M] [USB3_TX0P / M] [HUB_VBUS_CTRL0] [HUB_PORT_OVER0/1]

[UART1_RXD / TXD] [GPIO15 / GPIO18] [GPIO13]

MICOM (R5F100GEAFB)

+5V_USB3 +5V USB2 +5V_USB2 USB2

[USB2_1_DP0 / DM0]

[USB2_0_DP / DM]

CAM DET CAM_DET

WIFI_DP / DM

USB_WIFI

USB3_DP / DM

WOL/WOW_POWER_ON

USB1 (USB3.0, PVR Ready)

USB3_RX0P/RX0M USB3_TX0P/TX0M USB_CTL2

OCP USB1 TPS2554

/USB OCD1 /USB_OCD1

+5V_USB1

M_REMOTE_RX / TX

Motion Remote

M_REMOTE_CTS / RTS

Receiver

M_REMOTE_RESET

H13 LG1154D [UART0_RXD] [UART0_TXD]

SOC_TX

SOC_RX

MICOM (R5F100GEAFB)

SOC_TX

SOC_RX

4Pin debugging Wafer P3800

Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Interconnection - 1 55EA9800

[PCBs] 2 1

4

5

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

3

1

Main PCB

2

PSU

3

WIFI ASSY

4

BT MOTION ASSY

5

IR PCB

6

Touch Key / Logo

6

LGE Internal Use Only


Contents of LCD TV Standard Repair Process No.

Error symptom (High category)

Error symptom (Mid category)

Page

1

No video/Normal audio

1

2

No video/No audio

2

Picture broken/ Freezing

3

4

Color error

4

5

Vertical/Horizontal bar bar, residual image image, light spot, external device color error

5

6

No power

6

Off when h on, off ff while hil viewing, i i power auto on/off

7

No audio/Normal video

8

9

Wrecked audio/discontinuation/noise

9

10

Remote control & Local switch checking

10

11

MR13 operating i checking h ki

11

Wifi operating checking

12

13

Camera operating checking

13

14

External device recognition error

14

3

A. Video error

B Power error B. 7 8

Remarks

C. Audio error

12

D. Function error

15

E. Noise

Circuit noise, mechanical noise

15

16

F. Exterior error

Exterior defect

16

First of all, Check whether there is SVC Bulletin in GCSC System for these model. Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process

Error symptom

LCD TV

A. Video error

Established date

No video/ Normal audio

Revised date

2013.01.31 1/16

First of all, Check whether all of cables between board is inserted properly or not. (Main B/D↔ Power B/D, EPI Cable,Speaker Cable,IR B/D Cable,,,) ☞A1 No video Normal audio

Normal audio

Y

☞A18

Check OLED Light On with naked eye

N Move to No video/No audio

Y

On

Check Power Board 24V, 12V,3.5V etc.

N

☞A18

Y

Replace T-con Board or module And Adjust VCOM

N Repair Power Board or parts

Check Power Board 24V output

Normal voltage

Normal voltage

Y

Replace Inverter or module End

N Repair Power Board or parts

※Precaution

☞A4 & A2

Always check & record S/W Version and White Balance value before replacing the Main Board

Replace Main Board

Re-enter White Balance value

1 Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process

LCD TV

Error symptom

A. Video error

Established date

No video/ No audio

Revised date

2013.01.31 2/16

☞A18 No Video/ No audio

Check various voltages of Power Board ( 3.5V,12V,20V or 24V…)

Normal voltage?

Y

N

Check and replace MAIN B/D End

Replace Power Board and repair parts

2 Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process

Error symptom

LCD TV

☞ A3 Check RF Signal level

Normal Signal?

Y

A. Video error

Established date

Picture broken/ Freezing

Revised date

2013.01.31 3/16

. By using Digital signal level meter . By using Diagnostics menu on OSD ( Setting→ Set up→ Manual Tuning → Check the Signal ) - Signal strength (Normal : over 50%) - Signal Quality (Normal: over 50%)

Check whether other equipments have problem or not. (By connecting RF Cable at other equipment) ,Set Top Box, Different maker TV etc` etc → DVD Player ,Set-Top-Box,

N

☞ A4

Check RF Cable Connection 1. Reconnection 2. Install Booster

Normal Picture?

Y

Check S/W Version

N

N

Y Check Tuner soldering T ld i

Close

N

Y

N Normal Picture?

SVC Bulletin?

S/W Upgrade Contact with signal distributor or broadcaster (Cable or Air) Normal Picture?

Y

N Replace Main B/D

Y Close Close

3 Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process

LCD TV

Error symptom

Established date

Color error

Revised date

Color error? N

Y

※ Check and replace Link Cable (EPI) and contact condition

Ch k T Check Testt pattern tt

4/16

Y Color error?

Y

Color error?

Replace Main B/D

Replace module

N

N End

Check error color input mode

☞A8

2013.01.31

☞ A7

☞A6 Check color by input -External Input -COMPONENT COMPONENT -AV -HDMI

A. Video error

External Input/ C Component t error

Check external device and cable

External device Y /C bl /Cable normal

R l Replace M Main i B/D

N Request repair for external device/cable N

HDMI error

Check external device and cable

External device Y /Cable normal

Replace Main B/D

4 Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process

LCD TV

Error symptom

A. Video error

Established date

Vertical / Horizontal bar, residual image, light spot, external device color error

Revised date

2013.01.31 5/16

Vertical/Horizontal bar, residual image, light spot

Replace Module

☞A6

☞ A7

Check color condition by input -External Input -Component -HDMI HDMI

Screen Y normal?

Check external device connection condition

Normal?

Check and replace Link Cable

N

N

Check Test pattern

Screen N normal? Y

Request repair for external device

Replace module

☞A8 A8

Y

N

End

Replace Main B/D (adjust VCOM)

Screen normal?

For LGD panel

Y

Replace Main B/D

End

For other panel

External device screen error-Color error Check S/W Version

Check N version Y

External Input error Component error

S/W Upgrade

Normal screen?

Check screen condition by input -External Input -Component -HDMI/DVI

HDMI/ DVI

N

Y End

Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

Connect other external device and cable (Check normal operation of External Input, Component, RGB and HDMI/DVI by connecting Jig, pattern Generator ,Set-top Box etc.

Connect other external device and cable (Check normal operation of E t External l Input, I t Component, C t RGB and HDMI/DVI by connecting Jig, pattern Generator ,Set-top Box etc.

Screen normal?

N Replace Main B/D

Y Request repair for external device Y Screen normal?

N

Replace Main B/D

5 LGE Internal Use Only


Standard Repair Process

LCD TV

Error symptom

B. Power error

Established date

No power

Revised date

☞A17 Check Logo LED

2013.01.31 6/16

☞A18 DC Power on by pressing Power Key On Remote control

Y

Power LED On?

. Stand-By: Red or Turn Off N . Operating: Turn Off

Normal N operation?

Check Power On ‘”High”

OK?

Y

R l Replace Power B/D

Y

Check Power cord was inserted properly

Replace Main B/D

☞A18 Normal?

Measure voltage of each output of Power B/D

N

Y

Close

Y

※ Check ST-BY 3.5V

Normal Y voltage?

☞A18

Normal voltage? g

Y

Replace Main B/D

N Replace Power B/D

N

Replace Power B/D

6 Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process

LCD TV

Error symptom

B. Power error

Established date

Off when on on, off while viewing, viewing power auto on/off

Revised date

2013.01.31 7/16

Check outlet

☞A19 Check A/C cord

Error?

N

Check Power Off Mode

CPU Abnormal

Normal?

Replace Main B/D

Y

End

N Check for all 3- phase power out

Y

Abnormal 1

☞A18

Fix A/C cord & Outlet and check each 3 phase out

(If Power Off mode is not displayed) Check Power B/D voltage ※ Caution Ch k and Check d fix fi exterior i of Power B/D Part

* Please refer to the all cases which can be displayed on power off mode.

Replace Power B/D

Normal voltage?

Y

Replace Main B/D

N Replace Power B/D

Status

Power off List "POWEROFF REMOTEKEY" "POWEROFF_REMOTEKEY" "POWEROFF_OFFTIMER" "POWEROFF_SLEEPTIMER" "POWEROFF_INSTOP" "POWEROFF_AUTOOFF" N Normal l "POWEROFF_ONTIMER" "POWEROFF ONTIMER" "POWEROFF_20V_DET" "POWEROFF_RESREC" "POWEROFF_RECEND" "POWEROFF_SWDOWN" "POWEROFF UNKNOWN" "POWEROFF_UNKNOWN" "POWEROFF_ABNORMAL1" Abnormal "POWEROFF_CPUABNORMAL"

P Power Power Power Power Power P Power Power Power Power Power P Power Power Power

off ff off off off off off ff off off off off off ff off off

Explanation b by REMOTE CONTROL by OFF TIMER by SLEEP TIMER by INSTOP KEY by AUTO OFF b by ON TIMER by AC OFF by Reservated Record by End of Recording by S/W Download b by unknown k status t t exceptt lilisted t d case by abnormal status except CPU trouble by CPU Abnormal

7 Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process

LCD TV

Error symptom

C. Audio error

Established date

No audio/ Normal video

Revised date

☞A20 No audio Screen normal

Check user menu > Speaker off

2013.01.31 8/16

☞A21+A18 Off

N

Check audio B+ 24 of Power Board

Normal voltage

Y

N

Cancel OFF

Check Speaker disconnection

Y

Replace Power Board and repair parts

Disconnection

N

Replace MAIN Board

End

Y Replace Speaker

8 Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process

LCD TV

Error symptom

C. Audio error

Established date

Wrecked audio/ discontinuation/noise

Revised date

2013.01.31 9/16

→ abnormal audio/discontinuation/noise is same after “Check input signal” compared to No audio

Check input signal -RF -External Input signal

Wrecked audio/ Discontinuation/ Noise for all audio Signal normal?

☞A21+A18 Check and replace speaker and connector

Check audio B+ Voltage (24V)

Y

Y Wrecked audio/ Discontinuation/ Noise only for D-TV

N

N

Wrecked audio/ Discontinuation/ Noise only for Analog (When RF signal is not received) Request repair to external cable/ANT provider (In case of External Input signal error) Check and fix external device

Normal voltage?

Replace Main B/D

Replace Power B/D

Replace Main B/D

Wrecked audio/ Discontinuation/ Noise only for External Input Connect and check other external device

Normal audio?

End

N

Y Check and fix external device

9 Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process

D. Function error

Error symptom

LCD TV

Established date

Remote control & Local switch checking

2013.01.31

Revised date

10/16

1. Remote control(R/C) operating error ☞A22 Check R/C itself Operation

☞A22

Check & Repair Cable connection Connector solder

Normal Y operating? N

Normal operating?

N

Y

Check R/C Operating When turn off light in room

Check & Replace Baterry of R/C

If R/C operate, Explain the customer cause is interference from light in room.

Y Normal operating?

Replace Main B/D

Check B+ 3.5V On Main B/D

☞A18

Close

Normal Voltage?

Y

☞A22 A22 Check IR Output signal

N

Check 3.5v on Power B/D Replace Power B/D or Replace Main B/D (Power B/D don’t have problem)

Normal Signal?

Y

N Repair/Replace IR B/D

Close

N Replace R/C

10 Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process

D. Function error

Error symptom

LCD TV

Established date

MR13/P operating checking

2013.01.31

Revised date

11/16

2. MR13/P (Magic Remocon) operating error ☞A4 Check the INSTART menu

RF Receiver ver is “00.00”?

N

Check MR13/P itself Operation

Normal Y operating?

Press the wheel

N

☞A23

Y

Y Check & Replace Battery of MR13/P

Check & Repair RF assy connection

Y Normal operating?

☞A4 RF Receiver ver is “00.00”?

N

Y

Cl Close

Turn off/on the set and press the wheel

Is show ok N message?

N

Close

Close Is show ok message?

N

Press the back y about 5sec key

Y Replace MR13

Close

Down load the Firmware •If you conduct the loop at 3times, change the MR13/P.

* INSTART MENUÆ02.11 Remocon TestÆ3. Firmware download

11 Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process

LCD TV

D. Function error

Error symptom

Established date

Wifi operating checking

2013.01.31

Revised date

12/16

3.Wifi operating error ☞A4 Check the INSTART menu

☞A24

Wi-Fi Mac value is “NG”?

☞A24

N

Check the Wifi wafer 1pin

Normal Voltage?

N

Replace Main B/D

Y

Y

Close

Check & Repair Wifi cable connection

☞A4 Wi-Fi Mac value is “NG”?

N

Close

Y Change the Wifi assy

12 Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process

LCD TV

D. Function error

Error symptom

Established date

Camera operating checking

2013.01.31

Revised date

13/16

4.Camera operating error ☞A4 Check the INSTART menu

☞A25 Camera Ver. is “NG”?

☞A25

N

Check the Camera wafer P4200 2pin

Normal Voltage?

N

Replace Camera B/D

Y

Y

Close

Check & Repair Camera cable connection

☞A4 Camera Ver. is “NG”?

N

Close

Y Change the Camera assy

13 Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process

LCD TV

Check input signal

Error symptom

Signal input? N

Y

D. Function error

Established date

External device recognition error

Revised date

Check technical information - Fix information - S/W Version

Check and fix external device/cable

Technical information?

N

External Input and Component Recognition error

2013.01.31 14/16

Replace Main B/D

Y

Fix in accordance with technical information

HDMI/ DVI, Optical Recognition error

Replace Main B/D

14 Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process

LCD TV

Identify nose type

Error symptom

Circuit noise

Mechanical noise

E. Noise

Established date

Circuit noise noise, mechanical noise

Revised date

Check location of noise

2013.01.31 15/16

Replace PSU

Check location of noise

※ Mechanical M h i l noise i iis a natural t l phenomenon, and apply the 1st level description. When the customer does not agree, apply the process by stage. ※ Describe the basis of the description i “P in “Partt related l t d tto nose”” in i th the O Owner’s ’ Manual.

OR

OR

※ When the nose is severe, replace the module (For models with fix information, upgrade the provide the description) p ) S/W or p ※ If there is a “Tak Tak” noise from the cabinet, refer to the KMS fix information and then proceed as shown in the solution manual ((For models without anyy fix information,, provide the description)

15 Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process

LCD TV

F. Exterior defect

Error symptom

Zoom part with Z ih exterior damage

Exterior defect

Module damage

Replace module

Cabinet damage

Replace cabinet

Remote controller damage

Stand dent

Established date Revised date

2013.01.31 16/16

Replace remote controller

Replace ep ace sta stand d

16 Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Contents of LCD TV Standard Repair Process Detail Technical Manual No. 1

Error symptom

Content

Page

Check LCD back light with naked eye

A1

Check White Balance value

A2

TUNER input signal strength checking method

A3

LCD-TV Version checking method

A4

Tuner Checking Part

A5

LCD TV connection ti di diagram

A6

Check Link Cable (EPI) reconnection condition

A7

9

Adj Adjustment Test pattern - ADJ A J Key K

A8

10

Exchange Main Board (1)

A-1/5

Exchange Main Board (2)

A-2/5

Exchange Power Board (PSU)

A-3/5

Exchange Module (1)

A-4/5

Exchange Module (2)

A-5/5 A 5/5

2

A. Video error A error_ No video/Normal audio

4 5

A. Video error A error_ video error /Video lag/stop

6 7 8

11 12 13

A. Video error _Vertical/Horizontal Vertical/Horizontal bar, residual image, light spot A. Video error_ Color error

<Appendix> Appendix Defected Type caused by T-Con/ Inverter/ Module

14

Remarks

Continue to the next page Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Contents of LCD TV Standard Repair Process Detail Technical Manual Continued from previous page No. 16

Error symptom

Content

Page

Check front display LED

A17

Check power input Voltage & ST-BY 3.5V

A18

POWER POW R OFF MO MODE checking method

A19

Checking method in menu when there is no audio

A20

Voltage and speaker checking method when there is no audio

A21

Remote controller operation checking method

A22

Motion Remote operation checking method

A23

23

Wifi operation checking method

A24

24

Camera operation checking method

A25

Tool option changing method

A26

17 18 19 20

B. Power error_ No power B. Power error_Off when on, off while hil viewing i i C. Audio error_ No audio/Normal video

21 22

25

D. Function error

E. Etc

Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

Remarks

LGE Internal Use Only


Standard Repair Process Detail Technical Manual LCD TV

Error symptom

A. Video error_No video/Normal audio

Content

Check LCD back light with naked eye

Established date Revised date

2013.01.31 A1

After Remove the Rear Cover, turning on the power and disassembling the case, check with the naked eye. A1 Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process Detail Technical Manual LCD TV

Error symptom

A. Video error_No video/Normal audio

Content

Check White Balance value

Established date Revised date

2013.01.31 A2

Entry Entrymethod method 1.1.Press Pressthe theADJ ADJbutton buttonononthe theremote remotecontroller controllerforforadjustment. adjustment. 2.2.Enter Enterinto intoWhite WhiteBalance Balanceofofitem item6.9. 3.3.Aft 3 After di the ththeR, RR,G G,G,B B(GAIN, (GAIN Cut) t) value l offofC Color l T Temp Afterrecording recording (GAIN,C Cut) value Color Temp (Cool/Medium/Warm), re-enter the value after replacing (Cool/Medium/Warm), re-enter the value after replacingthe theMAIN MAINBOARD. BOARD. A2 Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process Detail Technical Manual LCD TV

Error symptom

A. Video error_Video error, video lag/stop

Content

TUNER input signal strength checking method

Established date Revised date

2013.01.31 A3

Settings Æ Channel Æ Manual Tuning Æ select channel

When the signal is strong, use the attenuator ((-10dB 10dB, -15dB 15dB, -20dB 20dB etc.) etc )

A3 Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process Detail Technical Manual LCD TV

Error symptom

A. Video error_Video error, video lag/stop

Content

LCD TV Version checking method LCD-TV

Established date Revised date

2013.01.31 A4

1. Checking method for remote controller for adjustment

Version

Press the IN-START with the remote controller t ll for f adjustment dj t t A4 Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process Detail Technical Manual LCD TV

Error symptom

A. Video error_Video error, video lag/stop

Content

TUNER checking part

Established date Revised date

2013.01.31 A5

Checking method: 1. Check the signal strength or check whether the screen is normal when the external device is connected. g each voltage g from p power supply, pp y, finally y replace p the MAIN BOARD. 2. After measuring

A5 Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process Detail Technical Manual LCD TV

Error symptom Content

A. Video error _Vertical/Horizontal bar, residual image, light spot LCD TV connection ti di diagram (1)

Established date Revised date

2013.01.31 A6

As the part connecting to the external input, check the screen condition by signal A6 Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process Detail Technical Manual LCD TV

Error symptom Content

A. Video error_Color error Ch k Li Check Link kC Cable bl (EPI) reconnection ti condition diti

Established date Revised date

2013.01.31 A7

Check the contact condition of the Link Cable, especially dust or mis insertion. A7 Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process Detail Technical Manual LCD TV

Error symptom

A. Video error_Color error

Content

Adjustment Test pattern - ADJ Key

Established date Revised date

2013.01.31 A8

You can view 6 types of patterns using the ADJ Key Checking item : 1. Defective pixel 2. Residual image 3. MODULE error (ADD-BAR,SCAN BAR..) 4.Video error (Classification of MODULE or Main-B/D!) A8 Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Appendix : Exchange the Module (1)

수직 비내림

Crosstalk

Brightness difference

Press damage

Line Dim

Crosstalk

Un-repairable Cases In this case p please exchange g the module.

Burnt A – 1/2 Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Appendix : Exchange the Module (2)

Angle view Color difference

Brightness difference

Brightness dot noise

Green Noise on power on/off time

Half dead

Line Defect

Un-repairable Cases In this case p please exchange g the module. Mura

A – 2/2 Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process Detail Technical Manual LCD TV

Error symptom Content

B. Power error _No power Ch k ffrontt di Check display l Logo L

Front LED control : Menu Æ Option Æ Standby Light Æ ON/ Off

Established date Revised date

2013.01.31 A17

ST-BY condition: On or Off Power ON condition: Turn Off

A17 Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process Detail Technical Manual LCD TV

Error symptom Content

B. Power error _No power Check power input voltage and ST-BY ST BY 3 3.5V 5V

Established date Revised date

2013.01.31 A18

Check the DC 24V 24V, 12V 12V, 3 3.5V. 5V 18 Pin (Power Board ↔ Main Board)

1

Power on

2

DRV ON

3

3.5V

4

20V

5

3 5V 3.5V

6

NC N.C

7

GND

8

GND

9

24V

10

24V

11

GND

12

GND

13

12V

14

12V

15

12V

16

24V

17

GND

18

GND

A18 Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process Detail Technical Manual LCD TV

Error symptom Content

B. Power error _Off when on, off whiling viewing Established date POWER OFF MODE checking h ki method th d

Revised date

2013.01.31 A19

Entry method 1. Press the IN-START button of the remote controller for adjustment 2. Check the entry into adjustment item 3 A19 Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process Detail Technical Manual LCD TV

Error symptom

C. Audio error_No audio/Normal video

Content

Ch ki method Checking th d in i menu when h there th is i no audio di

Established date Revised date

2013.01.31 A20

Checking method 1. Press the Setting g button on the remote controller 2. Select the Sound function of the Menu 3. Select the Sound Setting p 4. Select TV Speaker

A20 Copyright â“’ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process Detail Technical Manual LCD TV

Error symptom

C. Audio error_No audio/Normal video

Content

Voltage and speaker checking method when there is no audio

Established date Revised date

2013.01.31 A21

③ ① ②

Checking order when there is no audio

24 Pin (Power Board ↔ Main Board) 1 2 Power on INV ON 3 4 3.5V PDIM#1 5 6 3.5V PDIM#2 7 8 GND GND 9 10 24V 24V 11 12 GND GND 13 12V 14 12V 15 12V 16 24V 17 GND 18 GND 19 GND 20 GND 21 GND 22 L/DIM0_V8 23 L/DIM0_MOSI 24 L/DIM0_SCLK

① Check the contact condition of or 24V connector of Main Board ② Measure the 24V input voltage supplied from Power Board (If there is no input voltage, remove and check the connector) ③ Connect the tester RX1 to the speaker terminal and if you hear the Chik Chik sound when you touch the GND and output terminal, the speaker is normal. A21 Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process Detail Technical Manual LCD TV

Error symptom

D. Function error

Content

Remote controller operation checking method

Established date Revised date

2013.01.31 A22

1 2 3 4 5 6 7 8

P4002 KEY2 +3.5V_ST GND LOGO Light Wafer IR GND EYE SCL EYE SDA

Checking g order 1, 2. Check Touch cable condition between Touch & Main board. 3. Check the st-by 3.5V on the terminal 4,7. 4. When checking the Pre-Amp when the power is in ON condition, it is normal when the Analog Tester needle moves slowly slowly, and defective when it does not move at all all.

A22 Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process Detail Technical Manual LCD TV

Error symptom Content

D. Function error M ti Motion R Remote t operation ti checking h ki method th d

Established date Revised date

2013.01.31 A23

② ①

1 2 3 4 5 6 7 8 9

P4003 +3.5V_WOL 3 5V WOL +3.3V USB_DM RTS USB DP USB_DP RX GND TX WOL

10

RESET

11

GND

12

CTS

13

NC

14

+3.5V_ST(OLED)

15

IR(OLED)

16

GND

17

EYE_SCL

18

EYE_SDA

Checking order 1, 2. Check Motion cable condition between Motion assy & Main board. 3. Check the 3.3V on the terminal 2.

A23 Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process Detail Technical Manual LCD TV

Error symptom Content

D. Function error Wifi operation checking method

Established date Revised date

2013.01.31 A24

② ①

1 2 3 4 5 6 7 8 9

P4003 +3.5V_WOL 3 5V WOL +3.3V USB_DM RTS USB DP USB_DP RX GND TX WOL

10

RESET

11

GND

12

CTS

13

NC

14

+3.5V_ST(OLED)

15

IR(OLED)

16

GND

17

EYE_SCL

18

EYE_SDA

Checking order 1, 2. Check Wifi cable condition between Wifi assy & Main board. 3. Check the 3.3V on the terminal 2.

A24 Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process Detail Technical Manual Error symptom

LCD TV

Content

D. Function error Camera operation checking method

Established date Revised date

2013.01.31 A25

1 2 3 4 5 6 7 8 9

P4200 CAM SLIDE DET CAM_SLIDE_DET +3.5V_CAM AUD_LRCH AUD_LRCK AUD SCK AUD_SCK GND CAM_PWR_ON_CMD ST_BY_DET_CAM GND

10

USB_CAMERA_DP

11

USB_CAMERA_DM

12

GND

Checking order 1, 2. Check Camera cable condition between Camera assy & Main board. 3. Check the 3.5V on the terminal 2.

A25 Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Standard Repair Process Detail Technical Manual LCD TV

Error symptom Content

E. Etc T l option Tool ti changing h i method th d

Established date Revised date

2013.01.31 A26

Changing method 1.

Contact the USB memory. (USB 1,2,3 jack)

2.

Enter the password. (ex. 000000)

* Access USB Memory has each password.

A26 Copyright ⓒ 2013 LG Electronics. Inc. All right reserved. Only for training and service purposes

LGE Internal Use Only


Turn static files into dynamic content formats.

Create a flipbook
Issuu converts static files into: digital portfolios, online yearbooks, online catalogs, digital photo albums and more. Sign up and create your flipbook.